Xilinx Slashes Simulation Time From Months To Minutes With Next Generation Software Platform For High-Speed DSP Design
v3.1 of industry leading System Generator for DSP tool adds new capabilities including hardware simulation supported by multiple DSP board suppliers
SAN JOSE, Calif., March 17, 2003 - Xilinx, Inc., (NASDAQ:XLNX) today announced its next generation System Generator for DSP tool v3.1 - the industry's most popular DSP software platform for FPGAs. New capabilities such as hardware-in-the-loop and HDL co-simulation enable designers of ultra high-speed DSP systems to significantly save development costs by cutting simulation time, in some cases from months to minutes. With the addition of hardware-in-the-loop, DSP designers now have access to a more familiar DSP design environment akin to conventional DSP processor design flows. For complete information about the new tool and the Xilinx XtremeDSP initiative, visit www.xilinx.com/dsp. The new tool will also be demonstrated at the upcoming Programmable World 2003.
"On the whole, we think the System Generator for DSP tool is better than any competing DSP design methodology. For our applications, the high-level schematic design flow, powerful MATLAB visualization, and proven IP cores are very effective," said Chris Musial, engineering manager at Boeing SVS. "We are now able to generate and refine algorithmic designs in a fraction of the time that it took to hand code VHDL. We really think this is a winner for Boeing, especially given its cost."
Increased Productivity and Reduced Design Costs
The new System Generator for DSP tool radically reduces simulation time and is the most cost efficient FPGA-based DSP design methodology available on the market today. The tool is designed to automatically translate DSP systems using The MathWork's MATLAB and Simulink tools into highly optimized VHDL and IP cores for Xilinx FPGAs. As a key component of the new tool, hardware-in-the-loop significantly accelerates the design cycle by allowing users to verify designs in hardware directly from the Simulink environment. With other DSP design methodologies, designers are required to verify designs in multiple design environments - a complicated process resulting in significantly slower simulation times. With hardware in the loop, DSP engineers can verify designs running in hardware in "real time" to make design decisions and changes earlier in the design process.
Internal benchmarks for designs running in "single step clock mode" (hardware in lockstep with software simulation) have resulted in performance improvements from 7X to 112X times faster than traditional simulation methods. When running hardware-in-the-loop using a free running clock, designers can now achieve up to six orders of magnitude improvement in simulation speed. This means that designers now have a simple way of simulating complex designs like BER testers that require many millions of samples that without hardware in-the loop, would take months to simulate. Hardware-in-the-loop is already supported by a number of development board vendors including AlphaData, Annapolis, Lyr, and Nallatech to provide designers with the choice to verify designs on their preferred hardware.
HDL co-simulation, another major component of the new tool, enables users to import legacy HDL code and provides hardware designers with system level modeling capability. The HDL co-simulation interface allows designers to reduce development costs and time by automatically invoking Mentor Graphics' ModelSim tool directly from Simulink and co-simulating HDL code together with Simulink models. Additionally, the new tool enables designers to model the DSP system control functions through MATLAB M-Code, Boolean expressions, and Xilinx's PicoBlaze soft microprocessor. These new features streamline the design process by incorporating data and control capabilities into a single environment.
"Our DSP customers are enthusiastically adopting the System Generator based flow to FPGAs because it makes key design tasks so easy to accomplish," said Ken Karnofsky, DSP/communications marketing director at The MathWorks. "The inclusion of hardware-in-the-loop and co-simulation in the new version will significantly increase customers' productivity and further accelerate the appeal of Xilinx's DSP solution."
Xilinx Virtex-II Series Solutions Underpin XtremeDSP Initiative
Today's announcement represents a major milestone in the Xilinx XtremeDSP initiative and further extends the company's leadership position in high performance DSP solutions. Xilinx's commitment to the importance of DSP technology resulted in the company's XtremeDSP initiative over two years ago.
Through its XtremeDSP initiative, Xilinx has already delivered a wide range of solutions:
- Virtex -II and Virtex-II Pro FPGAs: World's first platform FPGAs with dedicated DSP features with up to 556 embedded 18x18 multipliers and over 10 megabits block and distributed memory
- First to market with familiar DSP design methodologies resulting from strategic partnerships with The MathWorks, Mentor Graphics and Cadence Design Systems
- Extensive library of proven DSP cores and advanced development boards to accelerate the design cycle and maximize performance
- Wealth of design resources including design services, dedicated field specialists, and training
Pricing and Availability
The new System Generator for DSP v3.1 is available now for use with Xilinx Virtex and Spartan Series FPGAs and is priced at $1995. For more information about the new System Generator for DSP tool and the XtremeDSP solution, visit www.xilinx.com/systemgenerator_dsp.
Programmable World 2003
Customers can learn more about the new System Generator for DSP tool and XtremeDSP initiative at Programmable World 2003 in San Jose on, May 6, Munich on May 15, Shanghai on June 16, Hsinchu on June 18, Seoul on June 20, and Tokyo on June 24. Customers will learn how to implement complex DSP applications such as Software Defined Radio using Xilinx Virtex-II Series FPGAs. The event will include in-depth technical DSP sessions from Xilinx. For complete program and registration information, visit www.xilinx.com/pw2003.
About Xilinx
Xilinx, Inc. (NASDAQ: XLNX) is the worldwide leader of programmable logic solutions. Additional information about Xilinx is available at www.xilinx.com.
|
Xilinx, Inc. Hot IP
Related News
- Renesas Technology and Express Logic Launch Real-time Control and Signal Processing Platform With File System, Networking, and High-speed USB Support
- Acacia Communications Reduces Simulation Regression Turnaround Time by 2X Using Synopsys VCS Fine-Grained Parallelism Technology for High-Speed Optical Interconnect SoCs
- New DSP + ARM software tools from Texas Instruments dramatically reduce DSP development starting time from hours to minutes
- Mentor Graphics Nucleus USB Software Receives High-Speed, On-The-Go Certification
- ARM High-Speed PHY and High-Performance Standard Cells For 65-Nanometer Platform Adopted By Fujitsu
Breaking News
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |