Using Agile Analog's process-agnostic Analog IPs can help solve current Semiconductor capacity challenges
Cambridge, UK -- May 5, 2022 -- The current Fab capacity challenges within the Semiconductor industry have resulted in ASIC and Fabless companies evaluating multiple foundries in order to meet chip production forecasts for the next several quarters. Agile Analog’s process agnostic Composa™ technology addresses the problem of portability of the analog IP cores that have traditionally required re-engineering to suit each different silicon process technology.
“This process specific re-spin each time a different foundry is used consumes valuable engineering effort that could be better focussed on value-added differentiating design work,” explained Barry Paterson, VP Product Marketing at Agile Analog. “When customers integrate our analog IP cores in their designs, we can automatically generate new versions of the IP using the PDK for a different process to enable access to capacity.
The capability to enable access to any process technology also helps customers when moving to next generation of a product family that is typically on a smaller process node. The majority of enhancements usually occur in the digital implementation while the analog IP that provides foundation analog functionality, data conversion and power conversion typically remains constant. Maintaining the analog IP performance and features while having it regenerated by Agile Analog for a smaller process node allows customers to focus their valuable analog design engineers on innovative and differentiating design work rather than having to process port all analog circuits.
About Agile Analog Ltd.
Analog IP needs to be different for each design. That is why Agile Analog™ has made a new way of doing things, conceived by some of the best minds in the industry. We provide a wide range of analog IP that is customised to your needs quickly, to a higher quality, and on any semiconductor process. Contact us at www.agileanalog.com to find out more.
|
Related News
- Agile Analog joins Intel Foundry Services Accelerator IP Alliance Program to drive forward semiconductor design innovation
- Configurable Analog Semiconductor IP Enables Faster IoT Chip Design
- Agile Analog Awarded Innovate UK Grant to Accelerate Semiconductor IP Development
- Agile Analog secures $5M in funding to change the semiconductor industry
- Agile Analog announces MoU to support new Southern Taiwan IC Design Industry
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |