Avery Design Systems PCI Express VIP Enables eTopus SerDes IP and Next-Generation ASIC and Chiplet applications to Achieve Compliance and High-Speed Connectivity
Tewksbury, MA., June 21, 2022 — Avery Design Systems, a leader in functional verification solutions, today announced it has been chosen by eTopus as its verification IP solution partner for eTopus PCIe Gen 1-6 and 800G/400G Ethernet solutions and 112G SerDes IP for next-generation ASIC and Chiplet applications.
eTopus designs ultra-high speed mixed-signal semiconductor solutions for high-performance computing and data center applications. Its high speed, low latency, low power connectivity IP supports leading-edge PCIe and Ethernet connectivity and uses Avery’s PCI Express Verification IP (VIP) to ensure its IP is compliant prior to silicon validation.
“As designs move towards higher speeds, ultra-high speed SerDes IP is essential for leading edge networking, storage, 5G, and AI applications, said Harry Chan CEO of eTopus. “Avery VIP gives us confidence that our innovations in ADC/DSP-based physical layer transceiver technology deliver superior bit error rate performance, lower latency and low power consumption while meeting standards compliance.”
Avery VIP was used to validate the eTopus 7/6nm modular SerDes IP optimized for PCIe gen 1 to 6 and 800G SoC & Chiplet clients. This new 800G solution supports Ethernet standards from 1G to 112G with support for up to 45+ dB long reach applications.
The Avery PCI Express VIP is a comprehensive verification solution featuring an advanced UVM environment that supports the latest features and capabilities in the high-speed interconnect protocol.
“We are pleased to collaborate with eTopus on the introduction of PCIe Gen6 PHY solutions to our mutual customers,” said Chris Browy, VP Sales/Marketing of Avery Design Systems.
Avery is a leader in PCIe VIP and works with its ecosystem partners to ensure a comprehensive and leading-edge IP solution. The Avery SystemVerilog/UVM VIP solution includes models, protocol checking, compliance testsuites, and Virtual Host QEMU co-simulation – enabling customers to tackle new PCIe 6.0 design and verification challenges even when no mainstream commercial platforms support the latest standards.
About eTopus Technology Inc.
eTopus is an innovator and technology leader in high performance, DSP-based, mixed-signal, ultra-high-speed semiconductor interconnect solutions. Our ultra-high-speed SerDes IP is adopted by global Tier-1 players to be used in networking, storage, 5G, and AI applications. eTopus is a VC-backed startup headquartered in the center of Silicon Valley where our innovations and advanced architectures are developed. Multiple locations are set up globally in USA, Europe and Greater China to provide sales, design and customer support. Our investors include SK Telecom, HK-X, corporate VCs, and cross-border funds. For more information, please visit eTopus.com
Avery Design Systems
Founded in 1999, Avery Design Systems, Inc. enables system and SOC design teams to achieve dramatic functional verification productivity improvements through the use of formal analysis applications for gate-level X-pessimism verification and real X root cause and sequential back tracing; and robust core-through-chip-level Verification IP for PCI Express, CXL, CCIX, Gen-Z, USB, AMBA, UFS, MIPI CSI/DSI, I3C, DDR/LPDDR, HBM, ONFI/Toggle/NOR, NVM Express, SATA, AHCI, SAS, eMMC, SD/SDIO, CAN FD, and FlexRay standards. The company has established numerous Avery Design VIP partner program affiliations with leading IP suppliers. More information is available at www.avery-design.com.
|
Search Verification IP
Avery Design Systems Hot Verification IP
Related News
- PCI Express VIP from Avery Design Systems Selected by Fungible for Ensuring Compliance, Connectivity in Hyperscale Data Centers
- Avery Design Launches PCI Express 6.0 Verification IP to Enable Early Development, Compliance Checking for New Version of Standard
- Credo Announces 3.2Tbps XSR-Enabled High-Speed Connectivity Chiplet with 112Gbps Lane Rates
- Avery Design Systems Fast Tracks PCI Express 5.0 VIP
- Xilinx Kintex UltraScale FPGAs are First 20nm Devices to Achieve PCI Express Compliance
Breaking News
- Breker RISC-V SystemVIP Deployed across 15 Commercial RISC-V Projects for Advanced Core and SoC Verification
- Veriest Solutions Strengthens North American Presence at DVCon US 2025
- Intel in advanced talks to sell Altera to Silverlake
- Logic Fruit Technologies to Showcase Innovations at Embedded World Europe 2025
- S2C Teams Up with Arm, Xylon, and ZC Technology to Drive Software-Defined Vehicle Evolution
Most Popular
- Intel in advanced talks to sell Altera to Silverlake
- Arteris Revolutionizes Semiconductor Design with FlexGen - Smart Network-on-Chip IP Delivering Unprecedented Productivity Improvements and Quality of Results
- RaiderChip NPU for LLM at the Edge supports DeepSeek-R1 reasoning models
- YorChip announces Low latency 100G ULTRA Ethernet ready MAC/PCS IP for Edge AI
- AccelerComm® announces 5G NR NTN Physical Layer Solution that delivers over 6Gbps, 128 beams and 4,096 user connections per chipset
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |