New Cadence Xcelium Apps Accelerate Simulation-Based Verification for Automotive, Mobile and Hyperscale Designs
Apps natively integrated with the Xcelium Logic Simulator enable users to target domain-specific needs for highest verification performance
June 29, 2022 -- SAN JOSE, Calif.— Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced Xcelium Apps, a portfolio of domain-specific technologies implemented natively on the Cadence® Xcelium™ Logic Simulator kernel that enable automotive, mobile and hyperscale design teams to achieve the highest verification performance. By mixing and matching Xcelium Apps, customers can achieve up to a 10X regression throughput improvement.
The Xcelium Apps portfolio includes:
- Machine Learning: The Xcelium Machine Learning (ML) App utilizes proprietary ML technology to reduce regression times by learning from previous regression runs and guiding the Xcelium randomization kernel to either achieve the same coverage with significantly less simulation cycles or catch more bugs around specific coverage points of interest.
- Mixed-Signal: The Xcelium Digital Mixed-Signal (DMS) App enables native co-simulation with Cadence Spectre® SPICE analog simulation, as well as advanced SystemVerilog real number model-based simulation.
- Multi-Core: The Xcelium Multi-Core (MC) App significantly reduces runtime for long-running high-activity tests by multi-threading the Xcelium kernel, such as on gate-level design for test (DFT) simulations.
- Safety: The Xcelium Safety App enables serial and concurrent fault simulation, which when combined with the Cadence safety verification full flow comprised of Jasper™ Safety, vManager™ Safety, and Midas™ Safety Planner, enables the highest performance safety campaign execution for ISO 26262 compliance.
- Power Playback: The Xcelium PowerPlayback App enables the massively parallel Xcelium replay of waveforms captured by Palladium® emulation onto a timing-annotated gate-level netlist for glitch-accurate power estimation of multi-billion gate SoC designs.
- X-Pessimism Removal: The Xcelium X-Pessimism Removal (XPR) App shortens debug time by using advanced algorithms to make the propagation of “X” values in simulation more accurate.
“Xcelium Apps are the next step in the evolution of logic simulation performance,” said Paul Cunningham, senior vice president and general manager of the System & Verification Group at Cadence. “These apps deliver domain-specific technologies to enable the highest levels of verification performance at both the IP and full-chip level of modern SoC designs.”
The Xcelium Apps and the Xcelium Logic Simulator are part of the Cadence verification full flow, which includes Palladium Z2 emulation, Protium™ X2 prototyping, the Jasper Formal Verification Platform, the Helium™ Virtual and Hybrid Studio, the vManager Verification Management Platform, memory and interface Verification IP (VIP), and System VIP. The Cadence verification full flow is part of the Cadence Intelligent System Design™ strategy. For more information, please visit www.cadence.com/go/XceliumApps.
Endorsements:
“Alif Semiconductor uses Cadence’s Xcelium Logic Simulator as part of our verification flow for our advanced AI/ML and IoT designs, helping accelerate our simulation tasks. We also utilize the Xcelium DMS app to verify our mixed-signal designs along with the base simulator. With the Xcelium simulator, we can achieve verification closure and meet our time-to-market goals.”
- Edward Youssoufian, Vice President of Engineering, Alif Semiconductor
“We have extensive experience using Cadence’s Xcelium Logic Simulator to verify our designs. The new Xcelium Apps are a useful extension of the simulator, providing us the flexibility to deploy advanced technologies natively on the Xcelium engine as and when we need them. Our automotive chips must adhere to the ISO 26262 standard, and the Xcelium Safety App has helped us ensure compliance and identify complex bugs using state-of-the-art verification techniques.”
- Yi Gu, SoC Design Director, AutoChips
“Cadence’s new Xcelium PowerPlayback App is helping our team accurately calculate power consumption in the early stages of the design cycle. The introduction of Xcelium Apps, including the Xcelium PowerPlayback App, allows us to tailor the Xcelium Logic Simulator to match our verification demands, ensuring we have the correct functionality and can meet our aggressive time-to-market goals.”
- Yee-Wei Huang, Vice President and Spokesman, Realtek
“By incorporating the Cadence Xcelium Machine Learning App as part of our verification flow, we were able to accelerate coverage convergence with fewer regression tests. This helps us meet our aggressive deadlines while maximizing verification performance and overall verification efficiency.”
- Tatsuya Kamei, Distinguished Engineer, Automotive SoC Business Division, Renesas Electronics
“Our team has extensive experience utilizing Cadence’s Xcelium Logic Simulation to address our verification needs, and the new Xcelium Apps extend the platform’s capabilities even further. The Xcelium Multi-Core App allows us to shorten long-running DFT pattern simulations using multiple cores. These Xcelium Apps enable timely validation closure, and we plan to use them in our verification flow moving forward.”
- Roberto Mattiuzzo, Design Manager, Microcontrollers & Digital ICs Group, RF & Communication Division, STMicroelectronics
About Cadence
Cadence is a pivotal leader in electronic systems design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to complete systems for the most dynamic market applications, including hyperscale computing, 5G communications, automotive, mobile, aerospace, consumer, industrial and healthcare. For eight years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.
|
Cadence Hot IP
Related News
- Cadence Delivers 13 New VIP and Expands System VIP Portfolio to Accelerate Automotive, Hyperscale Data Center and Mobile SoC Verification
- Cadence Accelerates Industrial, Automotive, Hyperscale Data Center, and Mobile SoC Verification with Expanded VIP and System VIP Portfolio
- Cadence Delivers 10 New Verification IP Targeting Automotive, Hyperscale Data Center and Mobile Applications
- Cadence Unveils New Palladium Z2 Apps with Industry's First 4-State Emulation and Mixed-Signal Modeling to Accelerate SoC Verification
- Cadence Announces Full DRAM Verification Solution for Automotive, Data Center, and Mobile Applications
Breaking News
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |