Cadence Advances Radar, Lidar and Communications Processing for Automotive, Consumer and Industrial Markets
New Tensilica ConnX 110 and ConnX 120 DSPs Provide Optimal PPA and More Flexible Compute Options
SAN JOSE, Calif.— July 4, 2022 -- Cadence Design Systems, Inc. (Nasdaq: CDNS) today expanded its popular Tensilica® ConnX family of radar, lidar and communications DSPs with the debut of two new DSP IP cores for embedded processing in the automotive, consumer and industrial markets. The small, low-power Cadence® Tensilica ConnX 110 and ConnX 120 DSPs share a common instruction set architecture (ISA) with the proven high-performance ConnX B10 and B20 DSPs, offering customers even greater design flexibility. Together, these four DSPs cover a broad performance range from the low to the ultra-high-end, delivering scalable best-in-class, power, performance and area (PPA). For more information, visit www.cadence.com/go/connx110.
The small, low-power Cadence® Tensilica® ConnX 110 and ConnX 120 DSPs offer customers greater flexibility for radar, lidar and communications processing in the automotive, consumer and industrial markets.
The 128-bit ConnX 110 DSP and 256-bit ConnX 120 DSP feature an N-way programming model and are fully compatible with the ConnX B10 and B20 DSPs, preserving software compatibility for easy migration. Like the rest of the Tensilica DSP portfolio, the ConnX 110 and ConnX 120 DSPs support the Tensilica Instruction Extension (TIE) language, which allows customers to tailor the instruction set, add specialized data types, and implement tightly integrated interfaces between the DSP and external logic. In addition, the new DSPs are supported by a comprehensive set of complex math library functions in the NatureDSP, Eigen and Radar libraries. All ConnX DSPs are automotive-ready with full ISO 26262 compliance to ASIL-D with FlexLock or to ASIL-B.
The Tensilica ConnX 110 and 120 DSPs offer the following features and capabilities:
- Optimized instruction set for radar, lidar and communications applications
- 128-bit (ConnX 110) and 256-bit (ConnX 120) SIMD performance for complex math operations based on 8-, 16- and 32-bit fixed-point and half-, standard- and double-precision floating-point
- Common instruction set and simplified programming model, allowing code to be written once and utilized across different SIMD widths within the ConnX family
- Architecture optimized for small memory footprint and low-power signal processing
- Optional acceleration operations for linear-feedback shift, convolutional encoding, single peak search and dual peak search
- The ConnX 120 additionally offers Viterbi and Turbo decoders
“NXP continues to rely on the Cadence Tensilica DSP cores for our ADAS product offerings,” said Robert Dunnigan, director program management ADAS at NXP® Semiconductors. “We have several generations of radar products covering applications from simple corner radar to advanced front end and 4D imaging radar solutions that all utilize these DSP cores. We are looking forward to the advancements in feature set and performance improvements that the ConnX family of products will bring, as well as the continued focus on Automotive ASIL-B/D support as well as ISO 26262 compliance that Cadence provides with their DSP offerings.”
“indie is committed to developing multiple sensor modalities to enable safer vehicles in the pursuit of the uncrashable car,” said Lionel Federspiel, executive vice president of engineering for indie Semiconductor. “Cadence’s Tensilica ConnX processor family in conjunction with indie's architecture is ideally suited to implement unique design solutions with high performance, low power, and gate count optimization. As a pure-play automotive solutions innovator, quality and reliability are essential to the success of our products.”
“Radar and communications processing trends require solutions that perform more processing in less time,” said David Glasco, vice president of research and development for Tensilica IP at Cadence. “Automotive radar demands multi-antenna, high-resolution systems with rapid response. Similarly, 5G wireless communications requires much higher data rates and lower latencies than previous generations. The Tensilica ConnX 110 and ConnX 120 DSPs meet these demands by extending the already-efficient processing capability of the ConnX DSPs and enhancing them with even more fixed- and floating-point complex data processing capacity at low power and area.”
About Cadence
Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications, including consumer, hyperscale computing, 5G communications, automotive, mobile, aerospace, industrial and healthcare. For eight years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.
|
Cadence Hot IP
Related News
- New Cadence Tensilica ConnX B20 DSP Boosts Performance by Up to 10X for Automotive Radar/Lidar and Up to 30X for 5G Communications
- Cadence Expands Tensilica Vision Family with Radar Accelerator and New DSPs Optimized for Automotive Applications
- Cadence Achieves Industry-First ASIL B(D) Compliance Certification for Automotive Radar, Lidar and V2X DSP IP
- New Cadence Tensilica Vision Q7 DSP IP Doubles Vision and AI Performance for Automotive, AR/VR, Mobile and Surveillance Markets
- Cadence Strengthens Tensilica Vision and AI Software Partner Ecosystem for Advanced Automotive, Mobile, Consumer and IoT Applications
Breaking News
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
- RaiderChip Hardware NPU adds Falcon-3 LLM to its supported AI models
Most Popular
E-mail This Article | Printer-Friendly Page |