GUC Unveils GLink 2.3LL, The World's Most Powerful D2D Interconnect IP Using 2.5D Technology
The GLink 2.3LL IP using TSMC N5 Process and Advanced Packaging Technologies passed silicon validation.
Hsinchu, Taiwan – October 26, 2022 –Global Unichip Corp. (GUC), the Advanced ASIC Leader, announced today that GLink 2.3LL (GUC’s die-to-die Link) interface IP for TSMC CoWoS® and InFO chiplets integration platforms passed silicon validation and will be showcased at the TSMC 2022 Open Innovation Platform® (OIP) Ecosystem Forum in Santa Clara Convention Center on Oct 26, 2022.
Die edge is the scarcest resource and GLink 2.3LL allows the most efficient use of it by transferring 2.5 Tbps of full duplex user traffic per every mm of die edge. With end-to-end latency of 5 ns and measured power consumption of 0.27 pJ/bit, this is the most efficient chiplet interface on the market. GLink 2.3LL supports InFO_oS and all CoWoS types (both silicon –S and organic interposers -R). Leading AI, CPU and Automotive customers have adopted it for their next generation products.
GUC provides full AXI, CXS or CHI bus bridges with configurable parameters (bus width and other properties) using a GLink 2.3LL physical interface. Integrated TX and RX Clock Domain Crossing (CDC) FIFOs allow independent clock frequencies for interconnecting dies, which can be changed on the fly without any data traffic interruption. The GLink 2.3LL IP includes a Link Training hardware state machine and automatic tracking of voltage-temperature changes during normal operation, so that the user software is not involved in interface control. The training and tracking are done entirely on the RX side without any die-to-die interaction, meeting strict Automotive Functional Safety requirements. The GLink 2.3LL I/Os’ high cross-talk tolerance allows CoWoS/InFO unshielded routing, effectively doubling the number of signal traces for the interposer or RDL. GLink 2.3LL has redundant lanes that replace faulty ones during production tests or in the field. The proteanTecs interconnect monitoring system is integrated in the PHY. It can be used to monitor the signal quality of every physical lane during normal operation in order to observe lane degradation due to TSMC CoWoS or InFO_oS physical effects. This supports decisions to replace marginal quality lanes with redundant ones to prevent system failures and extend the product’s life cycle.
The version of GLink 2.3LL for TSMC N3E will be available in Q1, 2023 and the GLink automotive version on TSMC N5A process will be ready in 2024. GUC's implementation of UCIeTM takes advantage of our expertise with many silicon-proven generations of GLink IPs, making our path to UCIeTM low risk.
“Chiplet-based architectures using CoWoS and InFO have become mainstream for infrastructure products and GUC is uniquely positioned with its long experience of developing HBM and GLink IPs and high-volume manufacturing CoWoS products. With the new GLink 2.3LL silicon validation, GUC demonstrates its long-term commitment to providing the most competitive 2.5D total solution, including a first-in-the-industry silicon-proven HBM3 PHY & Controller, GLink 2.5D and 3D chiplet interfaces, electrical and thermal simulations, package design, DFT and production tests, CoWoS and InFO manufacturing expertise,” explains Sean Tai, president of GUC.
“We are designing our IPs for error-free operation in >1000W multi-chiplet ASICs. We test their immunity to high power noise, temperature and voltage cycling, with months of error-free operation in very harsh conditions. We leverage our ASIC production experience to define a comprehensive silicon validation test suite. We are committed to doubling bandwidth density every year while keeping power and latency low, enabling the CPU, GPU, DPU, AI, Automotive and Network Processors of the future,” said Igor Elkanovich, CTO of GUC.
Learn More about GUC’s GLink IP with InFO/CoWoS Total Solution
For more information, please contact your GUC sales representative directly or email guc_sales@guc-asic.com
About GUC
GLOBAL UNICHIP CORP. (GUC) is the Advanced ASIC Leader, who provides the semiconductor industry with leading IC implementation and SoC manufacturing services, using advanced process and packaging technology. Based in Hsin-chu Taiwan, GUC has developed a global reputation with a presence in China, Europe, Japan, Korea, and North America. GUC is publicly traded on the Taiwan Stock Exchange under the symbol 3443. For more information, visit www.guc-asic.com
|
Related News
- GUC GLink™ Chip Leverages proteanTecs' Die-to-Die Interconnect Monitoring
- CEVA Unveils World's Most Powerful DSP Architecture
- GUC Unveils Industry's Most Complete Data Converter IP Product Line
- Cavium Unveils OCTEON Fusion: Industry's Most Powerful "Base Station-on-a-Chip" Family
- Marvell Unveils Industry's First 3nm 1.6 Tbps PAM4 Interconnect Platform to Scale Accelerated Infrastructure
Breaking News
- Baya Systems Raises $36M+ to Propel AI and Chiplet Innovation
- Andes Technology D45-SE Processor Achieves ISO 26262 ASIL-D Certification for Functional Safety
- VeriSilicon and Innobase collaboratively launched second-generation Yunbao series 5G RedCap/4G LTE dual-mode modem IP
- ARM boost in $100bn Stargate data centre project
- MediaTek Adopts AI-Driven Cadence Virtuoso Studio and Spectre Simulation on NVIDIA Accelerated Computing Platform for 2nm Designs
Most Popular
- Alphawave Semi to Lead Chiplet Innovation, Showcase Advanced Technologies at Chiplet Summit
- Arm Chiplet System Architecture Makes New Strides in Accelerating the Evolution of Silicon
- InPsytech Announces Finalization of UCIe IP Design, Driving Breakthroughs in High-Speed Transmission Technology
- Cadence to Acquire Secure-IC, a Leader in Embedded Security IP
- Blue Cheetah Tapes Out Its High-Performance Chiplet Interconnect IP on Samsung Foundry SF4X
E-mail This Article | Printer-Friendly Page |