NVM OTP NeoBit in Maxchip (180nm, 160nm, 150nm, 110nm, 90nm, 80nm)
Introducing High-Speed Fractional PLL IP Cores with SSC that offers exceptional features in different process technologies
24th April 2023. – T2MIP, the global independent semiconductor IP Cores provider & Technology experts, is pleased to announce the availability of its partner’s High-Speed Fractional PLL IP Cores with SSC ranging from 22nm to 180nm process technology. This high performance PLL IP cores can be used in wide range of applications.
This High-Speed Fractional PLL with SSC IP cores is a combination of two key components: a Fractional Phase-Locked Loop (PLL) and a Spread Spectrum Clock (SSC) generator. PLL with SSC (spread-spectrum clocking) is a crucial component in modern electronic systems. This core offers several advantages that includes, reduced electromagnetic interference, improved clock stability, and reduced power consumption. As technology nodes continue to shrink, the demand for high-speed fractional PLLs with SSC has increased.
A PLL is used to generate an output signal with a frequency which is multiple of a reference signal. The PLL locks on the reference signal and generates an output signal that is phase-locked to the input signal, with a stable and precise frequency output. Fractional PLLs are designed to provide even greater precision and accuracy by allowing fractional values for the frequency multiplication ratio, enabling more precise control over the output frequency.
On the other hand, an SSC generator is a circuit that modulates the frequency of a clock signal over a range of frequencies, typically by spreading the energy of the clock signal across a wider range of frequencies. This modulation technique is used to reduce electromagnetic interference (EMI) and improve signal integrity.
Combination of Fractional PLL and SSC generator creates an IC design that provides high-speed clock generation with improved signal integrity and reduced EMI. This technology is commonly used in high-speed digital communication systems, such as wireless and wired networks, and also other applications where precise clocking and signal integrity are critical.
The high-speed fractional PLL with SSC is available for immediate licence from 22nm to 180nm technology node. T2M offers a range of deliverables, including GDSII layout, CDL netlist (MG Calibre compatible), functional Verilog model, liberty timing models (.lib), and LEF. Additionally, application notes are also provided to assist designers in using these components effectively.
Availability: These Semiconductor Interface IP Cores are available for immediate licensing either stand alone or with pre-integrated Controllers and PHYs. For more information on licensing options and pricing please drop a request / MailTo
About T2M: T2MIP is the global independent semiconductor technology experts, supplying complex semiconductor IP Cores, Software, KGD and disruptive technologies enabling accelerated development of your Wearables, IOT, Communications, Storage, Servers, Networking, TV, STB and Satellite SoCs. For more information, please visit: www.t-2-m.com
|
T2M Hot IP
- GNSS Ultra low power (GPS, Galileo, GLONASS, Beidou3, QZSS, IRNSS, SBAS) Digital ...
- USB 3.0/ PCIe 2.0/ SATA 3.0 Combo PHY IP, Silicon Proven in TSMC 28HPC+
- DVB-S2X WideBand Demodulator & Decoder IP (Silicon Proven)
- MIPI D-PHY Tx IP, Silicon Proven in TSMC 22ULP
- Wi-Fi 802.11 ax/Wi-Fi 6 /Bluetooth LE v5.4/15.4-2.4GHz RF Transceiver IP for IOT ...
Related News
- 16G Multiprotocol Serdes IP Core with different Interface protocols for your High-Speed interconnect requirements in 28HPC+ process technology is available for immediate licensing
- True Circuits Announces New Line of PLLs, the "Ultra PLL", that offers exceptional performance, features and ease of use
- High-Speed Data Transmission Enhanced by 28nm JESD204B Tx PHY & Controller IP Cores Licensed for MCU Applications
- T2M-IP Unveils Revolutionary MIPI D-PHY & DSI Controller IP Cores with speed 2.5Gbps/lane, Redefining High-Speed Data Transfer and Display Interfaces
- Unveiling Silicon-proven USB 3.0 PHY IP Core in 22nm, Elevating High-Speed Data Transmission with Advanced Transceiver Technology, backward compatible with USB 2.0
Breaking News
- Arm loses out in Qualcomm court case, wants a re-trial
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
Most Popular
E-mail This Article | Printer-Friendly Page |