MorethanIP releases a new version of its 10/100/1000 Ethernet MAC Core featuring a configurable 8/32-Bit Client interface
May 25, 2003 - MorethanIP releases Version 3.2 of its 10/100/1000 Ethernet MAC Core featuring a configurable 8/32-Bit Client interface for improved system level and embedded processor performance. With Version 3.2 the integration with standard interfaces like PCI, POS-PHY L3 or SPI 4.2 becomes simpler and seamless with an Altera Atlantic compatible FIFO client interface.
For applications that require the implementation of embedded processor (e.g. Routing, Switching, Firewall, Masquerade,...) the 10/100/1000 MAC core is also available with a direct 32-Bit Avalon Bus Interface that provides seamless connectivity to Altera Niostm embedded processor environments. An integration with ARM processor with 32-bit AHB bus is planned.
|
Related News
- MorethanIP releases a new 10/100Mbps Ethernet MAC Core HW- and SW- compatible with MorethanIP 10/100/1000 MAC
- MorethanIP's 10/100/1000 Ethernet MAC Version 3 now with register map and full statistics support
- eASIC and MoreThanIP Partner to Deliver Tri-Mode (10/100/1000) Ethernet MAC Solutions for Nextreme Structured ASICs
- MorethanIP releases Dual 10/100/1000 Ethernet to PCI-X System IP
- MorethanIP announces new 10/100/1000 Ethernet MAC-NET Core enabling Layer 3 Protocol acceleration for wire-speed TCP/IP implementations
Breaking News
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
- RaiderChip Hardware NPU adds Falcon-3 LLM to its supported AI models
Most Popular
E-mail This Article | Printer-Friendly Page |