YorChip announces patent-pending Universal PHY for Open Chiplets
Single PHY for Standard and advanced packaging with support for older and advanced nodes
SAN RAMON, CA, UNITED STATES, January 21, 2025 -- YorChip, Inc. announces development of a Universal PHY enabling customers to develop Open Chiplets and ASIC solutions using a single die-to-die PHY. Currently, the popular UCIe standard has three incompatible versions for different packaging solutions. As each Chiplet costs Millions of dollars to develop and productize this incompatibility has been a major roadblock to an Open Chiplet economy, as developers need to be sure of a long revenue window before funding development.
Chiplets represents multi-billion-dollar market potential – according to Transparency Market Research, the Chiplet market is expected to reach more than US$47 Billion by 2031, representing one of the fastest growing segments of the semiconductor industry at more than 40% CAGR from 2021 to 2031. This growth was expected to be enabled by the considerable cost reduction and improved yields Chiplets will enable as compared to traditional system-on-chip (SOC) designs but has been limited by high packaging and PHY costs to HPC markets.
YorChip’s CEO and founder, Kash Johal, said, “We are excited to launch our patent-pending Universal PHY that supports both UCIe (all three versions) and the upcoming BOW.Flexi standard. The key innovation here is to be able to support a wide range of packaging options with a single PHY architecture giving designers a single solution for different applications and Markets. This PHY is designed to be portable to older and advanced nodes and will be available to ASIC customers at no extra cost as part of their ASIC NRE.”
YorChip’s CTO and founder, Frank Dunlap said, “The Universal PHY design is optimized for power (5X) lower than UCIe-SP, latency (4x) lower than UCIe-SP, and area (10X) lower than UCIe-SP. We achieve these results by supporting short-reach interconnect currently used in Advanced Packaging design.”
Meet us at Chiplet Summit Jan 21st -23rd 2025 to learn about YorChip’s breakthrough Chiplet solutions. @ QuickLogic and YorChip Booth, Santa Clara Convention Center, California.
Availability
Now for design in.
About YorChip
We are a Silicon Valley start-up with patent-pending technology for programmable Chiplet PHY technology. We offer intellectual property licensing and also plan to offer Chiplets for re-sale to end customers across a broad range of markets by leveraging our Universal PHY and advanced packaging technology. YorChip is headquartered in San Ramon, California with design partners worldwide.
|
YorChip Hot IP
Related News
- YorChip launches UniPHY™ - the first dual-use PHY for Chiplets
- YorChip announces partnership with Digitho for enabling Secure Chiplets
- QuickLogic and YorChip Partner to Develop Low-Power, Low-Cost UCIe FPGA Chiplets
- UCIe™ (Universal Chiplet Interconnect Express™) Consortium Announces Incorporation and New Board Members; Open for Membership
- SmartDV Charts Course Toward Chiplets, Joins Universal Chiplet Interconnect Express (UCIe)
Breaking News
- Breker RISC-V SystemVIP Deployed across 15 Commercial RISC-V Projects for Advanced Core and SoC Verification
- Veriest Solutions Strengthens North American Presence at DVCon US 2025
- Intel in advanced talks to sell Altera to Silverlake
- Logic Fruit Technologies to Showcase Innovations at Embedded World Europe 2025
- S2C Teams Up with Arm, Xylon, and ZC Technology to Drive Software-Defined Vehicle Evolution
Most Popular
- Intel in advanced talks to sell Altera to Silverlake
- Arteris Revolutionizes Semiconductor Design with FlexGen - Smart Network-on-Chip IP Delivering Unprecedented Productivity Improvements and Quality of Results
- RaiderChip NPU for LLM at the Edge supports DeepSeek-R1 reasoning models
- YorChip announces Low latency 100G ULTRA Ethernet ready MAC/PCS IP for Edge AI
- AccelerComm® announces 5G NR NTN Physical Layer Solution that delivers over 6Gbps, 128 beams and 4,096 user connections per chipset
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |