iRoC Releases New BIST Features for SoC
M-BISTeR v2.0 Now Enables Easier, Faster Embedded Memory Tests
SANTA CLARA, Calif. – Sept. 30, 2003 - iRoC Technologies, a leading provider of solutions for Quality, Yield and Reliability in Semiconductor ICs, announced today the release of M-BISTeR™ v2.0, a new SoC memory BIST platform dedicated to testing complex chips manufactured with nanometer processes. Detecting, diagnosing and repairing defects in embedded Memories are critical tasks to guarantee SoC Quality and Yield while managing design timeframe and silicon area. M-BISTeR v2.0 adds new SoC memory BIST management that enables managing several hundred memories per chip. Also new is BIST sharing that tests memories in parallel to save test time. Finally, v2.0 extends previous version features of RTL and On-Chip programmability, full diagnosis and Row/Column self-repair to a broader range of memory types that now include SRAM, Dual-Port RAM, ROM, CAM and DRAM. Designers will see an immediate benefit of less time designing complex tests on multiple memories because the tool automates these tests and enables more time to be spent on other SoC design tasks. This will assure higher quality chips and deliver more reliable products to market faster.
While switching to nanometer technologies offers more gain in performance, area and finally in profitability, it challenges design centers to maintain a similar time-to-market with more complex silicon issues of which SoC testability is critical. M-BISTeR v2.0 frees design engineers from having to program and manage complex features and options for embedded test. For example, it allows having only one test infrastructure hardware controller for hundreds of homogeneous memories. The product now is a shrink-wrapped integration of all new system-level features and capabilities from the previous version of M-BISTeR, simplifying design flow integration while maintaining the highest level of expertise, such as test algorithm programmability, full diagnosis, and word repair capabilities.
“To implement an optimized test strategy on a 90nm SoC today demands a high level of test expertise,” stated Eric Dupont, president and CEO of iRoC Technologies. “By using M-BISTeR v2.0, design engineers have access to our cutting-edge expertise uniquely integrated in a very easy-to-use tool.”
Memory Test Challenge at System Level
Usually the result of embedded test strategy choices is visible very late after the design is started and sometimes only with silicon die proving fault coverage accuracy. Even after sorting out dies that failed during the production test, it could still result in wrong dies signed off for shipment if BIST choices have not been thoroughly reviewed. This negative surprise will happen even more often if the design engineer is not working handin- hand with the foundry.
“Our recent experience on dual-port memories shows that test algorithms and their implementation have to be carefully chosen to get an acceptable quality and a profitable yield,” stated Michael Nicolaidis, chief technical officer of iRoC. “We have seen end user returns that impaired the overall profitability of SoC projects of our customers.”
Beyond the test of the memory instance, a test strategy at the system level needs to be carefully designed because embedding hundreds of memories on a SoC worsen a nonoptimized local BIST consequence, causing more test complexity and more cost. Already providing the smallest commercial BIST IP in the previous version, the BIST sharing feature of M-BISTeR v2.0 enables to guarantee complete test simplicity and affordability. Usually grouped in a cluster per clock domain, memories are tested atspeed and the test is controlled with only very few pins connected to the ATE.
Because of its versatility and flexibility M-BISTeR will handle each type of memory, such as SRAM, DPRAM, ROM, DRAM, CAM or any other custom memory in order to ease and reduce test implementation time.
M-BISTeR v2.0 Price and Availability
M-BISTeR v2.0 is sold based on a time based license. iRoC offers additional professional services, support and training for customers to more quickly adopt its advanced features such as programmability. Pricing starts at $50,000 U.S. per year and will vary depending on technical modules access. M-BISTeR v2.0 will be available for shipping in November to handle SPRAM, DPRAM and ROM. CAM and DRAM capabilities will be available in Q1/ 2004.
About iRoC Technologies
iRoC Technologies develops and licenses design and test solutions to enhance the quality, yield and reliability of nanometer integrated circuits. iRoC turnkey solutions include soft error protection, test solutions for embedded memories and radiation test services. More information on the company's products and services can be obtained at www.iroctech.com.For more information about M-BISTeR, visit www.iroctech.com.
iRoC Technologies and M-BISTeR, are registered trademarks of iRoC Technologies Corporation. All other company or product names may be trademarks of the respective companies with which they are associated.
|
Related News
- Agnisys Joins Arm Partner Program and Releases Solution Brief for Functionally Safe Arm-Based SoC Design
- Aldec Releases Automated Static Linting and CDC Analysis for Microchip FPGA and SoC FPGA Designs
- Imperas releases new RISC-V Processor Verification IP to drive RISC-V adoption forward with a flexible methodology for all SoC adopters
- Rianta Releases 800G MACsec ASIC/SoC IP Core for Next-Gen Data Center and 5G Backhaul Applications
- Amphion Semiconductor releases enhanced 'Malone' video decoder IP for SoC implementation
Breaking News
- Arm loses out in Qualcomm court case, wants a re-trial
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
Most Popular
E-mail This Article | Printer-Friendly Page |