eASIC Granted 11th Patent for its Configurable Logic Technology
eASIC’s patent portfolio protects the company’s Configurable Logic and Structured ASIC products from competing technologies attempting to use similar techniques to address today’s deep submicron design issues. However, eASIC is the only company who successfully integrated in one fabric FPGA-like logic programmability (SRAM-LUT) combined with segmented standard metal routing, customized by a single via-layer. This unique technology allows eASIC to offer fast-turn Structured ASIC products without NRE (Non Recurring Engineering) cost, by using efficiently existing maskless customization technique of Direct-Write eBeam.
“eASIC has been investing in developing a strong patent portfolio, seeking to grow its business through innovative technology and strategic alliances, focusing on critical market needs,” said Zvi Or-Bach, eASIC Founder and CEO. “Our Structured eASIC offers affordable design and fabrication costs, enabling our customers to easily implement their innovative applications in silicon. eASIC’s strategy is to secure a broad patent portfolio while joining forces with industry leaders to co-develop and market a complete solution, based on our breakthrough technology. This business approach is aimed at making the Structure eASIC available to customers through multiple sources, reducing risk and allowing diversified offerings by leveraging the partners’ core advantages.”
Innovative Configurable Logic Technology
eASIC has a unique Configurable Logic technology implemented in its Structured eASIC products. The patented architecture consists of SRAM-based logic cells and flip-flops that are interconnected by a segmented wiring grid utilizing upper metal layers. The logic cells programming is done similarly to an FPGA, by loading a bit-stream to program the LUTs (Look-up-Tables) and initialize the flip-flops after powering up the device. The routing and interconnection is done similar to other ASICs, but utilizes just a single via-layer for customization. Thus, a customer design is implemented on the Structured eASIC fabric by using a combination of bit-stream to program the LUTs and a single custom Via-mask for customizing the routing. Moreover, the single mask can be eliminated for prototyping and low-volume by using Direct-write eBeam as maskless lithography. This is made possible because single via-customization is a perfect fit for Direct-write eBeam lithography. Hence, eASIC’s use of maskless lithography removes the customization tooling cost, shortens time-to-market, and adds manufacturing flexibility, allowing eASIC to provide the industry with an NRE-Free customized ASIC devices.
About eASIC
eASIC® has developed a breakthrough Configurable Logic technology aimed at dramatically reducing the overall fabrication cost and time of customized high-performance semiconductor chips. Its Structured eASIC architecture enables rapid and low-cost ASIC and SoC (System-on-Chip) designs by innovative use of proven programmable logic fabric in conjunction with single-via customizable segmented routing. As single-via generates ten times higher throughput of Direct-write e-Beam customization, it enables eASIC to offer NRE-free Structured ASIC. The Structured eASIC technology was successfully proven in silicon and validated by world-class semiconductor vendors. Partnering with industry leaders to jointly develop, manufacture and market Structured ASIC products, the company is positioned to become the preferred Structured ASIC solution.
eASIC Corporation is a privately held company, Venture Capital backed by Kleiner Perkins Caufield and Byers. Headquartered in San-Jose, California, eASIC was founded in 1999 by Zvi Or-Bach, the founder of Chip Express.
www.eASIC.com
Copyright © 2004 eASIC Corporation. All rights reserved. All company and/or product names may be trade names, trademarks and/or registered trademarks of the respective owners with which they are associated. Features, pricing, availability, and specifications are subject to change without notice.
|
Related News
- eASIC Technology Helps STMicroelectronics Achieve a Landmark: 24 hours From RTL to Tapeout Using eASIC's Innovative Configurable Logic Technology
- EE Times' ACE Awards Committee Selected eASIC's Configurable Logic Product Award Finalist
- eASIC Corporation Awarded 10th Patent for its Configurable Structured ASIC Technology
- eASIC Was Awarded an Additional Patent for its Configurable Structured ASIC Technology
- eASIC® Awarded Six Patents for Very High Density Configurable Logic Technology
Breaking News
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |