Dual Port Register File Compiler (1 Read-Only Port, 1 Write-Only Port)
TSMC's Chip Scaling Efforts Reach Crossroads at 2nm
By Alan Patterson, EETimes (June 7, 2021)
Perpetuating Moore’s Law — the observation that the transistor density in a typical chip doubles every two years — poses a number of challenges at the 3nm node, yet Taiwan Semiconductor Manufacturing Corp. (TSMC) remains optimistic.
There are many predictions Moore’s Law is likely to hit a wall soon, but “how soon?” is open to debate. Also, there are technologies that promise ongoing increases in performance that are not dependent on doubling transistor density. The timing of all that will have far-reaching implications. At last week’s TSMC 2021 Technology Symposium, TSMC CEO C. C. Wei gave the example of data centers, which consume over one percent of global electricity generated.
“Estimates suggest global electricity usage from data centers is projected to grow from five to forty times between 2010 to 2030. Why do projections vary so widely?” Wei asked. “Divergent estimates are partly due to the difficulty of making an accurate projection of our footprint. There are too many variables to consider, including whether Moore’s Law can continue.”
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |
Related News
- TSMC's R&D chief sees 10 years of scaling
- M31 Collaborates with TSMC to Advance 2nm eUSB2 IP Innovation
- Cadence and TSMC Advance AI and 3D-IC Chip Design with Certified Design Solutions for TSMC's A16 and N2P Process Technologies
- Analog Bits to Demonstrate IP Portfolio on TSMC 3nm and 2nm Processes at TSMC 2025 Technology Symposium
- GUC Announces Tape-Out of the World's First HBM4 IP on TSMC N3P
Breaking News
- VeriSilicon Launches the Industry-Leading Automotive-Grade Intelligent Driving SoC Design Platform
- New Audio Sample Rate Converter (ASRC) IP Core from CAST Offers Versatility with High Fidelity
- NEXT Semiconductor Technologies Collaborates with BAE Systems to Develop Next Generation Space-Qualified Chips
- QuickLogic Delivers eFPGA Hard IP for Intel 18A Based Test Chip
- Premier ASIC and SoC Design Partner Rebrands as Aion Silicon
Most Popular
- QuickLogic Delivers eFPGA Hard IP for Intel 18A Based Test Chip
- BOS Semiconductors to Partner with Intel to Accelerate Automotive AI Innovation
- Baya Systems, Imagination Technologies and Andes Technology to Present on Heterogeneous Compute Architectures at Andes RISC-V CON Silicon Valley
- Crypto Quantique announces QRoot Lite - a lightweight and configurable root-of-trust IP for resource-constrained IoT devices
- TSMC Unveils Next-Generation A14 Process at North America Technology Symposium