Comcores JESD204D IP core conforming to the Revision D of the JESD204 standard released in Dec'2023 now available
Copenhagen, Denmark, Jan 8, 2024 – At Comcores we want to keep enabling our customers with the latest IPs and to meet this requirement, for a major part of the last year we have been working on developing our JESD204D IP which was designed based on our understanding of the how the needs of the serialized interface between data converters and logic devices will evolve and a premption of what the JEDEC standards committee would consider as part of the upcoming D revision to the JESD204 Standard.
Now with the release of D revision to the JESD204 Standard in Dec’2023, we are pleased to share that our JESD024D IP is fully compliant with the revised standard, which is characterized with support for Data interface speeds of up to 116 Gbps with PAM4 encoding as well as three types of channels, Extra Short Reach, (XSR), Medium Reach, (MR), & Long Reach, (LR) and the RS-FEC link layer, is now available for commercial purchase.
Related |
JESD204D ![]() |
For more information on JESD204D IP or to request a datasheet write to us at sales@comcores.com
About Comcores
Comcores is a Key supplier of digital IP Cores and solutions with a focus on Ethernet, Wireless Fronthaul for ORAN and C-RAN, and Chip to Chip Interfaces. Comcores’ mission is to provide best-in-class, state-ofthe- art, quality components and solutions to ASIC, FPGA, and System vendors and drastically reduce their product cost, risk, and time to market. Our long-term background in building communication protocols, ASIC development, wireless networks and digital radio systems has brought a solid foundation for understanding the complex requirements of modern communication tasks. This know-how is used to define and build state-of-the-art, high-quality products used in communication networks.
To know more about our products and solutions please visit us at www.comcores.com
|
Comcores Hot IP
Related News
- Accellera Continues to Promote Increased Electronic Design Productivity with Revised VHDL Standard; Revision approval follows Accellera's approval of VHDL API specification
- Synopsys Announces Industry's First Fully Released Verification IP for the AMBA 3 AXI Standard
- Will RISC-V reduce auto MCU's future risk?
- Zero ASIC launches world's first open standard eFPGA product
- Successful tape out of Chip Interfaces' JESD204D IP by a tier 1 semiconductor company
Breaking News
- Silicon Proven AV1 Decoder IP with support for 12-bit pixel size and 4:4:4 Chroma Sub-Sampling Released by Allegro DVT
- Cadence Enables Next-Gen AI and HPC Systems with Industry's Fastest HBM4 12.8Gbps IP Memory System Solution
- S2C and Andes Technology Announce FPGA-Based Prototyping Partnership to Accelerate Advanced RISC-V SoC Development
- PQShield launches UltraPQ-Suite for deeply specialized implementations of post-quantum cryptography
- Andes Technology and Imagination Technologies Showcase Android 15 on High-Performance RISC-V Based Platform
Most Popular
- Certus Semiconductor Joins TSMC IP Alliance Program to Enhance Custom I/O and ESD Solutions
- Cadence to Acquire Arm Artisan Foundation IP Business
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- New Breakthroughs in China's RISC-V Chip Industry
- Ceva Neural Processing Unit IP for Edge AI Selected by Nextchip for Next-Generation ADAS Solutions
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |