NEDO Approves Rapidus' FY2024 Plan and Budget for "Research and Development of 2nm-generation semiconductor integration technology and short TAT manufacturing technology based on Japan-US collaboration"
Also Selects Rapidus for “Development of Chiplet, Package Design, and Manufacturing Technology for 2nm-Generation Semiconductors”
April 2, 2024 – Rapidus Corporation (Head Office: 4-1 Kojimachi, Chiyoda-ku, Tokyo; President and CEO: Atsuyoshi Koike), a company involved in the research, development, design, manufacture, and sales of advanced logic semiconductors, today announced that the New Energy and Industrial Technology Development Organization (NEDO) has approved its FY2024 plan and budget for “Research and Development of 2nm-generation semiconductor integration technology and short TAT manufacturing technology based on Japan-US collaboration” under ” Post 5G Information and Communication Systems Infrastructure Enhancement R&D Project / Development of Advanced Semiconductor Manufacturing Technology (Commissioned).” In addition, NEDO has selected its proposal for “Development of Chiplet, Package Design, and Manufacturing Technology for 2nm-Generation Semiconductors.
In November 2022, Rapidus’ proposal was selected as a next-generation semiconductor R&D project for the “Research and Development of 2nm-generation semiconductor integration technology and short TAT manufacturing technology based on Japan-US collaboration.” Based on this project, Rapidus started construction of the IIM (Innovative Integration for Manufacturing), a manufacturing base in Chitose City, Hokkaido, and is developing mass production technology for 2nm-generation logic semiconductors by dispatching engineers to IBM Corporation, and achieved the target for FY2023. Furthermore, with the approval of this fiscal year plan and budget, Rapidus will start clean room operation and introduce EUV lithography machines and other manufacturing equipment in preparation for the pilot line operation starting in April 2025.
With the selection of this proposal for the “Development of Chiplet and Package Design and Manufacturing Technology for 2nm-Generation Semiconductors,” Rapidus will develop design and manufacturing technology for chiplet packages with the aim of establishing design kits and chiplet test technology, which are necessary for mass production and designs of chiplet packages that achieve larger size and lower energy consumption through the use of 2nm generation semiconductors.
These back-end process areas require innovation in tandem with the development of cutting-edge semiconductors in the front-end process. Rapidus aims to provide its customers with a Rapid and Unified Manufacturing Service (RUMS), which will enable short TAT semiconductor manufacturing by providing design support and integrated front-end and back-end processes.
For the back-end process, Rapidus will utilize a part of Seiko Epson Corporation’s Chitose Plant (758-173 Bibi, Chitose City, Hokkaido), which is adjacent to the IIM under construction in Bibi World, an industrial park in Chitose City, to conduct pilot stage research and development.
Rapidus will establish its business as a domestic foundry featuring short TAT production to secure domestic supply of advanced logic semiconductors, which are the key to economic security, and contribute to enhancing Japan’s industrial competitiveness and boosting convenience in national life.
About Rapidus Corporation
Rapidus Corporation aims to develop and manufacture the world’s most advanced logic semiconductors. We will create new industries together with our customers through the development and provision of services to shorten cycle times in design, wafer processes, 3D packaging, and more. We will continue to challenge ourselves in order to contribute to the fulfillment, prosperity, and happiness of people’s lives using semiconductors.
|
Related News
- Rapidus and Tenstorrent Partner to Accelerate Development of AI Edge Device Domain Based on 2nm Logic
- Intel, Micron, and Analog Devices Join MITRE Engenuity's Semiconductor Alliance to Define Principles for Joint Research and Collaboration for a More Resilient U.S. Semiconductor Industry
- Semidynamics' Aliado SDK Accelerates AI Development for RISC-V with Seamless ONNX Integration
- Cadence and Rapidus Collaborate on Leading-Edge 2nm Semiconductor Solutions for AI and HPC Applications
- Qualitas Semiconductor Enters into Landmark the World's 1st 2nm MIPI DCPHY Licensing Agreement with Leading U.S. Fabless Company
Breaking News
- Arteris Wins Two Gold and One Silver Stevie® Awards in the 2025 American Business Awards®
- Faraday Adds QuickLogic eFPGA to FlashKit‑22RRAM SoC for IoT Edge
- Xylon Introduces Xylon ISP Studio
- Crypto Quantique announces QRoot Lite - a lightweight and configurable root-of-trust IP for resource-constrained IoT devices
- BOS Semiconductors to Partner with Intel to Accelerate Automotive AI Innovation
Most Popular
- Andes Technology and Imagination Technologies Showcase Android 15 on High-Performance RISC-V Based Platform
- TSMC Unveils Next-Generation A14 Process at North America Technology Symposium
- Synopsys and TSMC Usher In Angstrom-Scale Designs with Certified EDA Flows on Advanced TSMC A16 and N2P Processes
- Certus Semiconductor Joins TSMC IP Alliance Program to Enhance Custom I/O and ESD Solutions
- M31 Collaborates with TSMC to Advance 2nm eUSB2 IP Innovation
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |