Movellus Extends Droop Management Leadership with Aeonic Generate™ AWM3
SUNNYVALE, Calif. -April 16, 2024 -- Movellus today announced the expansion of its award-winning1 droop response solutions with the Aeonic Generate™ AWM3. This pioneering solution responds to voltage droops within 1-2 clock cycles while providing enhanced observability for droop profiling. The AWM3 also enables fine-grained dynamic frequency scaling (DFS/DVFS). In combination, the AWM3 droop mitigation and dynamic frequency scaling capabilities reduce the power consumption of complex integrated circuits (ICs) while maintaining the device’s operational integrity.
“Nowadays, with the ever increasing need of more performance with tighter constraints on power, the importance of DVFS is paramount,” said Miquel Izquierdo Ustrell, Chief Architect of Semidynamics. “Manipulating the clock and the voltage has risks, and the peace of mind given by a smart PLL like the Movellus AWM3 that allows smooth clock transitions and protection against voltage droop is essential to reach the limits of performance.”
The AWM3 halves the droop response time over the industry leading AWM2 generation and features an unprecedented level of programmability in response profile to meet customers’ individual architectural and dynamic workload requirements. In combination with the Aeonic Insight™ Droop Detector, the AWM3 provides the industry’s only complete droop detection and response system that also provides insight into droop profiles and clock metrics that can be leveraged by silicon analytics platforms.
“As a provider for signoff Electromigration and IR drop (EMIR), we see customers building margins into their chips’ PDN networks to accommodate all worst-case scenarios,” said Joseph C. Davis, senior director, Calibre Interfaces & mPower Product Management, Siemens Digital Industries Software. “Active droop management is just what these customers need to manage dynamic voltage droop excursions in-situ and minimize risk of escapes.”
Key features of the Aeonic Generate AWM3 include:
- Extremely fast time to adapt (detect + respond) for droop with fine-grained clock speed control
- Rapid response time for DFS/DVFS control
- Comprehensive droop and clock health telemetry
- Programmable droop response and recovery profile
- Support for remote and local droop detection
- Standard interfaces for silicon lifecycle management during test and mission mode
Movellus continues to advance high-performance silicon through feature-rich, synthesizable IP. The Aeonic™ Digital IP platform has been integrated by multiple customers across various process nodes, from 40nm to 3nm. End applications range from ultra-low power edge AI devices to performance-centric cloud datacenter compute and AI offerings. This latest milestone enables advanced on-die observability and droop response to cutting-edge SoCs, AI accelerators, and processors.
Availability
The Aeonic Generate™ AWM3 is available now. For more information on Aeonic Generate AWM3, visit www.movellus.com/product-overview/aeonic-generate.
About Movellus
Movellus provides critical technology that is integrated into an array of applications ranging from edge AI devices to performance-centric cloud datacenter compute and networking offerings. The company is headquartered in Sunnyvale, CA, with R&D centers in Michigan and Toronto. Visit us at: www.movellus.com
|
Related News
- Movellus Introduces Aeonic Power™ Product Family for On-Die Voltage Regulation
- Movellus Recognized by Frost & Sullivan for Improving System Performance and Optimizing Power with Its Aeonic™ IP Portfolio
- Movellus Introduces Aeonic Insight™ Product Line for On-die Telemetry
- Omni Design Technologies Extends Swift™ Data Converter Solutions for FR1 and FR2 5G Subsystems
- Agile Analog extends leadership in customizable analog security IP with new clock attack monitor
Breaking News
- Silicon Proven AV1 Decoder IP with support for 12-bit pixel size and 4:4:4 Chroma Sub-Sampling Released by Allegro DVT
- Cadence Enables Next-Gen AI and HPC Systems with Industry's Fastest HBM4 12.8Gbps IP Memory System Solution
- S2C and Andes Technology Announce FPGA-Based Prototyping Partnership to Accelerate Advanced RISC-V SoC Development
- PQShield launches UltraPQ-Suite for deeply specialized implementations of post-quantum cryptography
- Andes Technology and Imagination Technologies Showcase Android 15 on High-Performance RISC-V Based Platform
Most Popular
- Certus Semiconductor Joins TSMC IP Alliance Program to Enhance Custom I/O and ESD Solutions
- Cadence to Acquire Arm Artisan Foundation IP Business
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- New Breakthroughs in China's RISC-V Chip Industry
- Ceva Neural Processing Unit IP for Edge AI Selected by Nextchip for Next-Generation ADAS Solutions
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |