YorChip announces patent-pending Universal PHY for Open Chiplets
Single PHY for Standard and advanced packaging with support for older and advanced nodes
SAN RAMON, CA, UNITED STATES, January 21, 2025 -- YorChip, Inc. announces development of a Universal PHY enabling customers to develop Open Chiplets and ASIC solutions using a single die-to-die PHY. Currently, the popular UCIe standard has three incompatible versions for different packaging solutions. As each Chiplet costs Millions of dollars to develop and productize this incompatibility has been a major roadblock to an Open Chiplet economy, as developers need to be sure of a long revenue window before funding development.
Chiplets represents multi-billion-dollar market potential – according to Transparency Market Research, the Chiplet market is expected to reach more than US$47 Billion by 2031, representing one of the fastest growing segments of the semiconductor industry at more than 40% CAGR from 2021 to 2031. This growth was expected to be enabled by the considerable cost reduction and improved yields Chiplets will enable as compared to traditional system-on-chip (SOC) designs but has been limited by high packaging and PHY costs to HPC markets.
YorChip’s CEO and founder, Kash Johal, said, “We are excited to launch our patent-pending Universal PHY that supports both UCIe (all three versions) and the upcoming BOW.Flexi standard. The key innovation here is to be able to support a wide range of packaging options with a single PHY architecture giving designers a single solution for different applications and Markets. This PHY is designed to be portable to older and advanced nodes and will be available to ASIC customers at no extra cost as part of their ASIC NRE.”
YorChip’s CTO and founder, Frank Dunlap said, “The Universal PHY design is optimized for power (5X) lower than UCIe-SP, latency (4x) lower than UCIe-SP, and area (10X) lower than UCIe-SP. We achieve these results by supporting short-reach interconnect currently used in Advanced Packaging design.”
Meet us at Chiplet Summit Jan 21st -23rd 2025 to learn about YorChip’s breakthrough Chiplet solutions. @ QuickLogic and YorChip Booth, Santa Clara Convention Center, California.
Availability
Now for design in.
About YorChip
We are a Silicon Valley start-up with patent-pending technology for programmable Chiplet PHY technology. We offer intellectual property licensing and also plan to offer Chiplets for re-sale to end customers across a broad range of markets by leveraging our Universal PHY and advanced packaging technology. YorChip is headquartered in San Ramon, California with design partners worldwide.
|
YorChip Hot IP
Related News
- YorChip launches UniPHY™ - the first dual-use PHY for Chiplets
- YorChip announces partnership with Digitho for enabling Secure Chiplets
- QuickLogic and YorChip Partner to Develop Low-Power, Low-Cost UCIe FPGA Chiplets
- UCIe™ (Universal Chiplet Interconnect Express™) Consortium Announces Incorporation and New Board Members; Open for Membership
- SmartDV Charts Course Toward Chiplets, Joins Universal Chiplet Interconnect Express (UCIe)
Breaking News
- Silicon Proven AV1 Decoder IP with support for 12-bit pixel size and 4:4:4 Chroma Sub-Sampling Released by Allegro DVT
- Cadence Enables Next-Gen AI and HPC Systems with Industry's Fastest HBM4 12.8Gbps IP Memory System Solution
- S2C and Andes Technology Announce FPGA-Based Prototyping Partnership to Accelerate Advanced RISC-V SoC Development
- PQShield launches UltraPQ-Suite for deeply specialized implementations of post-quantum cryptography
- Andes Technology and Imagination Technologies Showcase Android 15 on High-Performance RISC-V Based Platform
Most Popular
- Certus Semiconductor Joins TSMC IP Alliance Program to Enhance Custom I/O and ESD Solutions
- Cadence to Acquire Arm Artisan Foundation IP Business
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- New Breakthroughs in China's RISC-V Chip Industry
- Ceva Neural Processing Unit IP for Edge AI Selected by Nextchip for Next-Generation ADAS Solutions
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |