MIPI C-PHY v1.2 D-PHY v2.1 TX 3 trios/4 Lanes in TSMC (16nm, 12nm, N7, N6, N5, N3E)
10G Ultra Low latency, 32-bit MAC + PCS Solution (32-bit and 64-bit UI)
* Round Trip Latency of 52.7ns + Device Specific Transceiver Latency
As shown in the figure below, the 10Gbps Ethernet IP solution includes:
* Ultra-Low latency MAC; Tx = 12.4ns , Rx = 15.5ns; (32-bit user interface mode with FCS generation and checking)
* Ultra-Low latency PCS; Tx = 12.4ns , Rx = 12.4ns;
* Technology dependent transceiver wrapper for Altera and/or Xilinx FPGAs
* Statistics counter block (for RMON and MIB)
* MDIO and I2C cores for external module and optical module status/control
View 10G Ultra Low latency, 32-bit MAC + PCS Solution (32-bit and 64-bit UI) full description to...
- see the entire 10G Ultra Low latency, 32-bit MAC + PCS Solution (32-bit and 64-bit UI) datasheet
- get in contact with 10G Ultra Low latency, 32-bit MAC + PCS Solution (32-bit and 64-bit UI) Supplier
Ethernet IP
- 10G-100G MACsec Security Module for Ethernet
- 224G Ethernet PHY in TSMC (N3E)
- 112G Ethernet PHY in TSMC (N7, N5, N3P)
- Multi-protocol SerDes PMA
- 1-56/112G Multi-protocol Serdes (Interlaken, JESD204, CPRI, Ethernet, OIF/CEI)
- PCIe Gen 6 SERDES IP - supports up to 112G LR ethernet with low power and latency