112G LR-Max Ethernet PHY for TSMC N5
industry-standard interconnect protocols. Using leading-edge design, analysis, simulation, and measurement techniques, the multi-protocol 112G PHY delivers signal integrity and jitter performance that exceeds the standards electrical specifications.
The configurable transmitter and receiver equalizers along with Continuous Calibration and Adaptation (CCA) enable designers to control and optimize signal integrity and performance across voltage and temperature variations. The multi-protocol 112G PHY provides advanced power management features for both standby and active power. The BERT and internal eye monitorprovide on-chip testability and visibility into channel performance. The PHY integrates seamlessly with the DesignWare Physical Coding Sublayer (PCS) and Media Access Control (MAC) for 200G/400G/800G links to deliver a complete solution, reduce design time and help designers achieve first-pass silicon success.
View 112G LR-Max Ethernet PHY for TSMC N5 full description to...
- see the entire 112G LR-Max Ethernet PHY for TSMC N5 datasheet
- get in contact with 112G LR-Max Ethernet PHY for TSMC N5 Supplier
Video Demo of the 112G LR-Max Ethernet PHY for TSMC N5
This TSMC Symposium 2022 demo shows the Synopsys 112G Ethernet PHY IP for long reach successfully interoperating with Amphenol's 2m DAC cable system and showing BER that's seven orders of magnitude better than the specification.