1.8V/3.3V I2C 5V Failsafe Failtolerant Automotive Grade 1 in GF (12nm)
16G UCIe Standard PHY for TSMC 7nm
The Cadence® UCIe IP complete solution meets the growing demand for high performance and bandwidth, superior power efficiency, and ultra-low latency interconnect between dies on different foundries and process nodes. The Cadence® 16G UCIe PHY provides an industry chiplet interoperable solution for on-die integration, as it caters to growing system-in-package (SiP) applications. Standard and advanced UCIe PHY options offer flexibility for designers in implementing a wide range of packaging options. The UCIe PHY IP employs Known Good Die (KGD) techniques and is engineered to quickly and easily integrate into any system-in-package (SiP). It is verified with the UCIe Controller IP as part of a complete UCIe subsystem solution, which also includes Cadence UCIe Verification IP (VIP). The Cadence UCIe total solution offers ease of integration of both the PHY and controller IP in an open chiplet ecosystem.
View 16G UCIe Standard PHY for TSMC 7nm full description to...
- see the entire 16G UCIe Standard PHY for TSMC 7nm datasheet
- get in contact with 16G UCIe Standard PHY for TSMC 7nm Supplier
UCIe PHY IP
- UCIe/BoW BlueLynx™ Dual Mode PHY and subsystem IP for chiplet interconnect
- UCIe PHY & D2D Adapter
- 40G UCIe PHY IP on Samsung SF4X
- 40G UCIe PHY for high-density advanced packages
- 40G UCIe PHY for organic substrate standard packages
- UniPHY™ IoT IP: Ultra Low Power and Smallest PHY area for low cost Chiplets