AES-ECB 1 Billion Trace DPA Resistant Crypto Accelerator
The Crypto Accelerator Hardware Cores offer chipmakers an easy-to-integrate technology-independent soft-macro security solution, offering various levels of cryptographic acceleration performance.
They are easy to integrate into various SoC and FPGA architectures and development flows, and are all designed to maximize performance versus silicon area requirements. The Rambus IP core pass all NIST CAVP vectors. Several of the cores are also available in Differential Power Analysis (DPA) protected versions, extensively validated using the standardized Test Vector Leakage Assessment (TVLA) methodology. These Crypto accelerator cores are portable to any FPGA or ASIC technologies.
View AES-ECB 1 Billion Trace DPA Resistant Crypto Accelerator full description to...
- see the entire AES-ECB 1 Billion Trace DPA Resistant Crypto Accelerator datasheet
- get in contact with AES-ECB 1 Billion Trace DPA Resistant Crypto Accelerator Supplier