Display LVDS single link/dual link Transmitter 1.12Gbps 8-Lane
The CL12491M8TIP160 has integrated PLL with spread spectrum clock option. The targeted SSC modulating frequency is designed to be in the range of 10KHz ~ 30KHz, with modulation depth up to 3.1%, centered spread.
* This IP can also be optimized for single-link use.
* Porting is also possible for processes other than the target process.
View Display LVDS single link/dual link Transmitter 1.12Gbps 8-Lane full description to...
- see the entire Display LVDS single link/dual link Transmitter 1.12Gbps 8-Lane datasheet
- get in contact with Display LVDS single link/dual link Transmitter 1.12Gbps 8-Lane Supplier
DISPLAY IP
- VESA DSC (Display Stream Compression) 1.2b Video Encoder
- VESA DSC (Display Stream Compression) 1.2b Video Decoder
- ASIL-B Ready ISO 26262 Certified VESA DSC (Display Stream Compression) 1.1 Encoder
- VDC-M (VESA Display Compression-M) Encoder
- VDC-M (VESA Display Compression-M) Decoder
- VESA DisplayPort 1.4 RX IP Subsystem for Xilinx FPGAs