FIR Compiler II
The FIR Compiler II MegaCore function speeds your design cycle by:
* Providing a fully integrated FIR filter development environment
* Generating the coefficients needed to design custom FIR filters
* Generating bit-accurate and clock-cycle-accurate FIR filter models in Verilog HDL, VHDL, and MATLAB
* Automatically generating the code required for the Quartus® II software to synthesize high-speed, area-efficient FIR filters of various architectures
* Creating Quartus II test vectors to test the FIR filter's impulse response
* Generating a VHDL testbench for all architectures
The FIR Compiler II MegaCore function generated by this compiler also:
* Supports a variety of distributed arithmetic and multiplier-based filter architectures up to 2,047 taps
* Generates MATLAB simulation models and testbench
* Generates a VHDL testbench for all architectures
* Is highly optimized for Altera device architectures
* Provides precision control of chip resource utilization * Utilizes logic cells, M512, M4K, M-RAM, MLAB, M9K, or M144K blocks for data storage
* Utilizes logic cells, M512, M4K, MLAB, or M9K blocks for coefficient storage
View FIR Compiler II full description to...
- see the entire FIR Compiler II datasheet
- get in contact with FIR Compiler II Supplier
DSP IP
- Modern Audio DSP, designed for battery operated, high-performance, audio and voice applications
- Modern, high performance Audio DSP, optimized for far-field noise reduction and Artificial Intelligence speech recognition
- High Performance Scalable Sensor Hub DSP Architecture
- Powerful vector DSP for 5G-Advanced Massive Compute
- DSP-enhanced ARC EMxD and HS4xD processors provide combined RISC + DSP processing for computation intensive applications
- Tensilica Fusion F1 DSP