GF L013LP 130nm DDR DLL - 52MHz-260MHz
TCI can configure this block to have almost any number of slaves (which delay the arbitrary signals) with a single master section (which establishes the time base) to minimize area and power. The slave delays can be independently set to precise values or dynamically adjusted after determining the boundaries of a data eye. The DDR DLL has excellent linearity and very high resolution.
TCI can also configure this block to output multi-phase clocks directly from the reference clock.
View GF L013LP 130nm DDR DLL - 52MHz-260MHz full description to...
- see the entire GF L013LP 130nm DDR DLL - 52MHz-260MHz datasheet
- get in contact with GF L013LP 130nm DDR DLL - 52MHz-260MHz Supplier