JESD204B PHY
Features
- 1.25Gbps to 11.2Gbps continues per-lane data rate range
- 2 lanes, 4 lanes, 8 lanes to support
- Tolerate max +/-6000ppm input frequency offset
- Support 204B deterministic latency
- Support internal/external SYNC_N and SYSREF input
- 32bit/40bit selectable parallel data bus
- Independent and global channel power down control
- Programmable transmit amplitude
- 3 taps/2 taps selectable feed forward equalizer
- Adaptive CTLE + embedded DFE
- Build in self-test with PRBS pattern generation and checker
- Integrated on-die termination resistors:
- Flexible reference clock frequency
- Do not need any external component
- Avaliable for both flip chip and wire-bonding
View JESD204B PHY full description to...
- see the entire JESD204B PHY datasheet
- get in contact with JESD204B PHY Supplier