LCD Host LVDS Interface, Dual Pixel 20-112Mhz (SVGA/QXGA)
The transmitter converts up to 48bits (single pixel 18bits, single pixel 24bits, dual pixel 18bits, dual pixel 24bits color) of CMOS data into 8 LVDS, (low voltage differential signaling) data streams.
Control signals (VSYNC, HSYNC, DE, and 2 userdefined signals) are sent along with the data stream in DC unbalance mode or during blanking intervals for DC balanced mode.
At a maximum dual pixel rate of 112Mhz, LVDS data line speed is 672Mbps, providing a total throughput of 5.38Gbps (672Megabytes per second).
DC balancing on a cycle-to-cycle basis as described by the openLDI specification is also provided to reduce ISI (Inter-Symbol Interference) in order to obtain a low distortion eye-pattern at the receiver end of the cable.
View LCD Host LVDS Interface, Dual Pixel 20-112Mhz (SVGA/QXGA) full description to...
- see the entire LCD Host LVDS Interface, Dual Pixel 20-112Mhz (SVGA/QXGA) datasheet
- get in contact with LCD Host LVDS Interface, Dual Pixel 20-112Mhz (SVGA/QXGA) Supplier
openLDI IP
- LVDS Tx and OpenLDI Tx (Automotive IP)
- Wide-range LVDS Video Interface
- Wide-range LVDS Video Interface
- Dual FPD-link Transmitter, 30/24-bits color, 40-170 Mhz (SVGA/HDTV@120hz) - with 2 independant links capability LVDS SerDes 70:10 channel compression
- Dual FPD-link Transmitter, 30/24-bits color, 40-170 Mhz (SVGA/HDTV@120Hz) - with 2 independant links capability LVDS SerDes 70:10 channel compression
- MIPI DSI to OpenLDI LVDS Display Interface Bridge