MIPI D-PHY/LVDS Combo CSI-2 RX (Receiver) in TSMC 28HPC+
The MXL-LVDS-DPHY-CSI2-RX is a high performance 4-channel LVDS Receiver implemented using digital CMOS technology. Both the serial and parallel data are organized into four channels. The parallel data can be 7 or 8 bits wide per channel. The input clock frequency is up to 75MHz or 85.7MHz. The Receiver is highly integrated and requires no external components. Great care was taken to ensure matching between the Data and Clock channels to maximize the receiver margin. The circuit is designed in a modular fashion and desensitized to process variations. This facilitates process migration, and results in a robust design.
View MIPI D-PHY/LVDS Combo CSI-2 RX (Receiver) in TSMC 28HPC+ full description to...
- see the entire MIPI D-PHY/LVDS Combo CSI-2 RX (Receiver) in TSMC 28HPC+ datasheet
- get in contact with MIPI D-PHY/LVDS Combo CSI-2 RX (Receiver) in TSMC 28HPC+ Supplier
Block Diagram of the MIPI D-PHY/LVDS Combo CSI-2 RX (Receiver) in TSMC 28HPC+
d-phy IP
- MIPI D-PHY IP for TSMC (5nm, 6/7nm, 12/16nm, 22nm, 28nm, 40nm)
- MIPI CSI DSI C-PHY IP for TSMC (5nm, 6/7nm, 12/16nm, 22nm, 28nm, 40nm)
- MIPI DSI Receiver Controller v1.3
- MIPI DSI Transmit Controller v1.3
- MIPI CSI-2 controller Receiver v 2.1, Compatible with MIPI C-PHY v1.2 & DPHY v2.1.
- MIPI D-PHY / C-PHY Combo IP for TSMC (5nm, 6/7nm, 12/16nm, 22nm, 28nm, 40nm)