Programmable Clock Generator
Xylon uses the logiCLK IP core in free and pre-verified Graphics Processing Unit (GPU) reference designs prepared for popular Zynq-7000 AP SoC based development kits, i.e. the logiREF-ZGPU-ZED design for the ZedBoard™ development kit from Avnet Electronics Marketing. This graphics engine reference design uses the logiCLK IP core as a programmable source of a video clock signal, which must be run-time changed to support different standard display (video) resolutions. Xylon’s software drivers (Linux, Microsoft Windows Embedded Compact) for graphic logicBRICKS IP cores include support for the logiCLK IP core. The drivers accept the input clock frequency and desired output frequencies as input parameters, and automatically program the logiCLK configuration bits.
View Programmable Clock Generator full description to...
- see the entire Programmable Clock Generator datasheet
- get in contact with Programmable Clock Generator Supplier
Clock Generator IP
- TSMC CLN7FF 7nm Clock Generator PLL - 800MHz-4000MHz
- TSMC CLN20SOC 20nm Clock Generator PLL - 700MHz-3500MHz
- MEMS-based Clock Generator with On-chip Temperature Compensation
- TSMC CLN28HPC 28nm Clock Generator PLL - 700MHz-3500MHz
- TSMC CLN28HPC 28nm Clock Generator PLL - 350MHz-1750MHz
- TSMC CLN28HPC 28nm Clock Generator PLL - 175MHz-875MHz