This PLL is designed for audio clock generation. The reference clock is either 12MHz crystal or the input clock. It supports 256*fs clock output, where fs is the audio system sample rate of 32kHz/44.1kHz/48kHz. It integrates a phase frequency detector (PFD), a loop filter (LP), a voltage control oscillator (VCO), a current reference, two programmable dividers and other supportive circuits.
View
SMIC 0.13um 1.2v/3.3v PLL Specification
full description to...
see the entire
SMIC 0.13um 1.2v/3.3v PLL Specification
datasheet
get in contact with
SMIC 0.13um 1.2v/3.3v PLL Specification
Supplier
No portion of this site may be copied, retransmitted, reposted, duplicated or otherwise used without the express written permission of Design And Reuse.