subLVDS IO Pad Set
Using this SubLVDS Pad Set, the system can achieve very high data rates per pin with simple termination requirements and low EMI. The driver has been optimized for speed/power and can be ported to various pure digital CMOS processes from 0.18μm down to 28nm technologies. The LDP_OU_450_18V_T has been optimized for 1400MBit/s operations. The receiver has been designed with no hysteresis in order to optimize sensitivity and skew.
The driver design has all the necessary components for transmit of SubLVDS data and a temperature stable internal reference for setting of the SubLVDS signaling voltage and common mode level. This provides user flexibility in deploying multiple SubLVDS transmitters. The reference block is required for the SubLVDS drivers to provide a stable common mode voltage as well as an accurate current reference for the driver source / sink current. Maximum operating frequency is 700 MHz.
View subLVDS IO Pad Set full description to...
- see the entire subLVDS IO Pad Set datasheet
- get in contact with subLVDS IO Pad Set Supplier
ESD IP
- on-chip ESD protection
- High speed 3.3V I/0 Library with 8kV ESD protection in TPSCo 65nm technology
- IO & ESD solutions supporting GPIO, I2C,RGMII, SD, LVDS, HDMI & analog/RF across multiple technology nodes
- High-voltage solutions in baseline GlobalFoundries and multi-foundry technologies
- 5V ESD Clamp in GlobalFoundries 180nm LPe
- 5.5V ESD Clamp Cell and 7V HV ESD Protection