USB 2.0 On-The-Go PHY; UMC 40nm Logic LP/RVT Low-K Process
View USB 2.0 On-The-Go PHY; UMC 40nm Logic LP/RVT Low-K Process full description to...
- see the entire USB 2.0 On-The-Go PHY; UMC 40nm Logic LP/RVT Low-K Process datasheet
- get in contact with USB 2.0 On-The-Go PHY; UMC 40nm Logic LP/RVT Low-K Process Supplier
Interface Solution IP
- Compute Express Link (CXL) 2.0 Controller with AMBA AXI interface
- PCIe 6.1 Controller
- PCIe 5.0 Controller with AMBA AXI interface
- CCIX 1.1 Controller with AMBA AXI interface
- PCIe Controller for USB4 Hosts and Devices supporting PCIe Tunneling, with optional built-in DMA and configurable AMBA AXI interface
- PCIe 4.0 Controller with AMBA AXI interface