A Standard Approach to Lane Margining as Defined by PCIe 4.0
IP Architect Gopi Krishnamurthy explains the lane margining requirements of the PCI Express 4.0 specification. This spec standardized the previously ad hoc approaches to measuring lane performance in the face of crosstalk, reflection, and jitter caused by process, voltage, and temperature variations.
Posted on Wednesday Jul. 12, 2017
![](https://i1.ytimg.com/vi/zKhU_cKjgCw/default.jpg)
1:43
![](https://i1.ytimg.com/vi/_Xps6I6kE0E/default.jpg)
4:12
![](https://i1.ytimg.com/vi/xLL6ynSm51o/default.jpg)
2:04
![](https://i1.ytimg.com/vi/6Cr7WuhyMZc/default.jpg)
3:42
![](https://i1.ytimg.com/vi/cVi4FEpfpY4/default.jpg)
2:41
![](https://i1.ytimg.com/vi/sKHF8xB-NBk/default.jpg)
4:03
![](https://i1.ytimg.com/vi/CxvvOgo0ZTQ/default.jpg)
2:37
![](https://i1.ytimg.com/vi/XQHRp0GnJpI/default.jpg)
5:47
![](https://i1.ytimg.com/vi/CgFpKd9Myn0/default.jpg)
4:36
![](https://i1.ytimg.com/vi/iTLy4sYQp1Q/default.jpg)
7:08