Browse >>
New Verification IP
-
WDT Verification IP
- The Watchdog Timer (WDT) regains control in case of system failure to increase application reliability.
- The WDT can generate a reset or an interrupt when the counter reaches a given timeout value.
-
GPIO Verification IP
- Available in native System Verilog (UVM/OVM/ VMM) and Verilog
- Unique development methodology to ensure the highest levels of quality
-
Simulation VIP for AMBA LTI
- LTI active and passive VIP supports both the specification version LTI-A and LTI-B
-
Simulation VIP for UCIE
- Support testbench language interfaces for SystemVerilog, UVM
- UVM building blocks
-
Universal Chiplet Interconnect Express (UCIe) Verification IP
- Supports Universal Chiplet Interconnect Express Specification Version 1.0, February 2022.
-
SPMI Verification IP
- Compliant with MIPI SPMI(1.0 and 2.0) specification.
- Supports multi-master and multi-slave model.
-
BoW Verification IP
- Compliant to ODSA Transaction and Link Layer Specification for BoW Interfaces and Bunch of Wires (BoW) PHY specification
-
USB4 v2.0 Verification IP
- Fully compliant with USB4 specification v2.0 (October 2022) and Connection Manager version 2.0.
- Supports USB3.2 Specification, Revision 1.1 and backward compatibility to USB2.0.
-
MASS Solution Verification IP
- Support full functionality of APHY as a physical layer
- Support Different PAL for multiple adaption layers for A-pkt conversion
-
UCIe Verification IP
- Available in native SystemVerilog (UVM/OVM /VMM) and Verilog
- Unique development methodology to ensure highest levels of quality
-
TCP/TCPSW Verification IP
- Available in native System Verilog (UVM/OVM/ VMM) and Verilog
- Unique development methodology to ensure the highest levels of quality
-
Simulation VIP for MIPI SoundWire-I3S
- Support testbench language interfaces for SystemVerilog and UVM
- Generates constrained-random bus traffic with predefined error injection
Top Verification IP
-
1
VC Verification IP for AMBA 4 AXI
-
2
HBM Verification IP
- Compliant to JEDEC HBM SDRAM Specification version JESD235.
- Supports connection to any HBM Memory Controller IP communicating with a JESD235 compliant HBM Memory Model.
-
3
Interlaken Verification IP
- Compliant to Interlaken Protocol Specification Rev 1.2, Interlaken Look-Aside Protocol Definition Rev 1.1, Interlaken Retransmit Extension Protocol Definition Rev 1.1.
-
7
SRAM Verification IP
-
8
HBM3 Memory Model
-
9
DisplayPort eDP Verification IP
- VESA DisplayPort 1.4, eDP 1.4b, DSC 1.2
- Verification of both transmitter/source and receiver/sink and PHY designs
IP Provider: Give the best exposure to your IPs, by listing your products for free in the world's largest Verification IP Catalog