![]() |
|
![]() |
![]() |
||||||||||
![]() |
System level on-chip monitoring and analytics with Tessent Embedded AnalyticsBy Tessent Embedded Analytics In the rapidly evolving landscape of System on Chip (SoC) development, the demand for effective debugging and optimization is becoming increasingly prevalent. As SoCs grow in complexity, incorporating diverse architectures and managing varied workloads, the necessity for efficient validation, debugging, and performance optimization intensifies. This is where the pivotal role of embedded functional monitors comes into focus. They offer unparalleled insights into SoC performance and behavior, thereby facilitating the identification and resolution of potential issues. However, extracting these insights presents its own set of challenges. Tessent Embedded Analytics Tessent Embedded Analytics provides a complete suite of silicon IP and software for in-field and in-lab performance monitoring and optimization; silicon bring-up and debug; and hardware-based security. Our portfolio includes configurable blocks that non-intrusively monitor all major CPUs and custom logic; transaction-aware probes for common buses and interconnects; high-speed communications IP that allows the rich data we generate to be captured and recorded; software to process and display that data; and advanced modules that detect and block suspect bus transactions. Embedded Analytics provides a holistic, system-level view of the complex behaviors within today’s SoCs. Our IP and software help engineers to more quickly and cost effectively debug and optimize hardware and software in the lab and in the field. By incorporating Embedded Analytics IP into a device, designers can intelligently monitor, understand and control the activity of any on-chip structure – including custom logic, buses, and CPU cores. With low overhead of silicon area and power, the architecture scales from low-cost embedded chips to the largest SoC project, easing the development of AI / ML chips and heterogeneous multicore designs with hundreds of hardware blocks and substantial amounts of software. Key Features
Solution Focus Tessent Embedded Analytics turns on-chip data into actionable information, optimizing real-life product performance in the field; accelerating SoC time-to-revenue; revealing hard-to-find bugs; increasing quality; de-risking development; and reducing potential liability costs. It fits gracefully into any SoC development flow and is fully compatible with a variety of third-party development tools. The Tessent UltraSight-V solution combines select Embedded Analytics IP modules, software, and a UVM verification environment especially targeted at RISC-V debug and trace applications. Key Benefits
Functional overview The modular, hierarchical Embedded Analytics architecture consists of four classes of IP:
Analytic modules can probe system hardware or software. Some monitor system buses; others offer a memory-mapped peripheral device API for access by software; others are optimized to interface with CPUs; and some are “embedded logic analyzers” for monitoring custom logic. All are parameterized at design time and configurable at run time. The message infrastructure is a dedicated, scalable message-based interconnect fabric that is easy to route while enabling low-latency signaling and cross-triggering – without interfering with the system buses or interconnect. Communicator modules connect the Embedded Analytics environment to external systems either on or off-chip. They include lightweight peripheral interfaces; high-performance trace interconnects; and industry-standard interfaces such as JTAG, USB, Ethernet and Aurora. To learn more about Tessent Embedded Analytics and its range of industry leading solutions, please visit: https://eda.sw.siemens.com/en-US/ic/tessent/embedded-analytics/
|
![]() |
![]() |
![]() |
Home | Feedback | Register | Site Map |
![]() |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |