|
||||||||||
ARM Recipient of Synopsys Fifth Annual Tenzing Norgay Interoperability Achievement Award
Collaboration on Interoperable Design Solutions to Benefit User Community
DESIGN AUTOMATION CONFERENCE, Anaheim, Calif. – June 15, 2005 - Synopsys, Inc. (Nasdaq:SNPS), a world leader in semiconductor design software and interoperability, today presented to ARM, the fifth annual Tenzing Norgay electronic design automation (EDA) Interoperability Achievement Award. The award recognizes ARM's collaborative EDA contributions, which include long-term support of the Liberty™ standard format; its standard proposals to the Structure for Packaging, Integrating and Re-using IP within Tool-flows (SPIRIT) Consortium; its efforts in establishing a reference verification methodology based on SystemVerilog; and its drive to establish reference methodologies (RM) for implementing ARM® microprocessors, including ARM Intelligent Energy Manager (IEM) technology, in silicon. ARM was formally recognized today at the Synopsys Interoperability Breakfast event at the 42nd Design Automation Conference (DAC). "We are honored to accept the Tenzing Norgay Interoperability Achievement Award in recognition of our ongoing contributions," said Neal Carney, VP of Marketing, Physical IP, ARM. "The goal of our collaborations is to make ARM IP easy to use in every chip design and to support/create industry standards, to promote advanced solutions and to reduce the cost of system-on-chip design. Through our participation in supporting established and emerging standards like Liberty, SPIRIT, and SystemVerilog, and through our efforts in establishing reference methodologies including the RM extensions for IEM low-power technology, we help make available to our customers cost-effective, integrated, yet highly flexible IC design options." ARM is committed to interoperability and continually shows its dedication by supporting the widely used Liberty format, including advanced modeling. The ARM co-authored SystemVerilog Verification Methodology Manual, describes advanced verification techniques using SystemVerilog. As a key member of the SPIRIT Consortium, ARM has developed standards for IP descriptions as well as tools that increase automation levels and cut costs while improving ease-of-use and increasing flexibility in IP selection and integration. ARM also jointly developed with Synopsys a low-power RM for implementing ARM IEM technology-enabled processors, validated with the ARM Artisan® Metro™ low-power multi-voltage-enabled library, that can reduce ARM processor energy consumption by up to 60 percent. "Interoperability plays a key role in elevating designers to a higher level of productivity, just as Tenzing Norgay's efforts facilitated the first ascent to the top of Mount Everest," said Rich Goldman, vice president, Strategic Alliance at Synopsys. "We recognize that successful EDA interoperability is a result of contributions and collaboration such as ARM has demonstrated. Their standard-compliant IP and Liberty format interoperable solutions complement the efforts from Synopsys and other companies who continue to push for even greater magnitudes of interoperability." About the Tenzing Norgay Interoperability Achievement Award About Synopsys Synopsys is a registered trademarks and Liberty is a trademark of Synopsys, Inc. All other trademarks or registered trademarks mentioned in this release are the intellectual property of their respective owners. ARM is a registered trademark of ARM Limited. Metro is a trademark of ARM Limited. Artisan and Artisan Components are registered trademarks of ARM Physical IP, Inc. All other brands or product names are the property of their respective holders. "ARM" is used to represent ARM Holdings plc; its operating company ARM Limited; and the regional subsidiaries ARM INC.; ARM KK; ARM Korea Ltd.; ARM Taiwan; ARM France SAS; ARM Consulting (Shanghai) Co. Ltd.; ARM Belgium N.V.; AXYS Design Automation Inc.; AXYS GmbH; ARM Embedded Technologies Pvt. Ltd.; and ARM Physical IP, Inc.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |