|
||||||||||
Toshiba Adds Multi-Protocol High-Speed SERDES I/O Core Family That Meets High Speed Requirements of Storage, Networking, Consumer and Gaming MarketsDesigned in the Toshiba 90nm Process for Small Silicon Footprint and Reduced Cost; Scalable for More than 64 Ports of Fibre Channel SAN JOSE, Calif. January 24, 2006 — Toshiba America Electronic Components, Inc. (TAEC)* today announced a new multi-protocol, high-speed SERDES I/O core family of products for 1/2/4 gigabit per second (Gbps) Fibre Channel, 10-gigabit Ethernet, 1.5/3.0Gbps Serial ATA (SATA) and 1.5/3.0Gbps Serial Attached SCSI (SAS) applications. The Fibre Channel PHY cells support implementations of protocol controller, switch and disk drive ICs for such applications as host bus adapters, fabric, director edge and core switches and storage arrays. The core has one of the smallest silicon footprints in the 90 nanometer (nm) process node and is scalable for more than 64 ports of Fibre Channel. This core includes a new rate selectivity feature that allows auto negotiation with uncompromised jitter performance in the system. Other key features include receiver (Rx)/transmitter (Tx) equalization, clock multiplexing and SATA spread spectrum clocking. The cores are currently available for customer design-in. "Toshiba is committed to providing the silicon-proven, high-speed interfaces required for the custom SoC market and our new multi-protocol, high-speed SERDES I/O core family of products is another step forward," said Dr. Rakesh Sethi, director of business development in the Custom SoC and Foundry Business Unit at TAEC. "We've deployed a single core to address the Fibre Channel, SATA, SAS and chip-to-chip connectivity platforms. Our solution allows integration of multiple cores as high as 128 Rx/Tx on a single chip and uses Toshiba 90nm process technology for low power, reduced cost and one of the smallest 90nm footprints in the industry. We have validated the core on silicon and customer applications ranging from 1/2/4Gbps and SATA Gen1 and Gen2." The family of products makes optimum form factors achievable, while minimizing power consumption and enabling high-port densities. The cells allow rate selectivity on a per channel basis for mixed systems using 1/2/4Gbps Fibre Channel and 1.5/3.0Gbps SATA/SAS. Dr. Sethi explained that "this rate selectivity feature with intelligent switching results in fewer clock resources on the board and a lower bill of material cost for our customers." The core maintains compatibility to legacy systems as both Rx and Tx can operate at different data rates and can support auto negotiation controlled by a high level. In addition, the core can handle legacy voltage levels up to 2 volts (V) peak-to-peak differential output on the Rx and Tx cells. Both 50 and 75 ohms termination is supported. Tight jitter performance allows for ease of support in SAS and SATA applications. Main Features
About the 90nm TC300 Family of Custom SoCs Availability *About TAEC of operation, Toshiba has recorded numerous firsts and made many valuable contributions to technology and society. For additional company and product information, please visit TAEC's website at chips.toshiba.com. For technical inquiries, please e-mail Tech.Questions@taec.toshiba.com.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |