|
||||||||||
Yamaha Licenses Virage Logic Semiconductor IP for Next-Generation Mobile Phone Platform
Virage Logic's Reliability and Excellent Technical Support Are Key Factors in Yamaha's Selection Process
FREMONT, Calif., May 03, 2006 -- Extending a long-term standard cell technology licensing agreement, Virage Logic (Nasdaq:VIRL) today announced that Yamaha Corporation (Head Office: Hamamatsu, Shizuoka Prefecture, Japan; President: Shuji Ito) has strengthened its relationship by licensing components of Virage Logic's IPrima(TM) platform including embedded memories and standard cells. Yamaha, a global leader in several businesses including musical instruments and consumer audio, will employ Virage Logic's Area, Speed and Power (ASAP) Memory(TM), High-Density (HD) and Ultra-Low-Power (ULP) memories and ASAP Logic(TM) Ultra-High-Density (UHD) standard cell libraries for its next-generation sound chip for multimedia phones (AudioEngine(TM)). Utilizing a combination of several low-power and very efficient density techniques, Virage Logic's silicon-proven intellectual property (IP) will provide Yamaha with significant power savings, a necessity for next-generation, battery-operated mobile phone applications. "After an extended evaluation of commercially available semiconductor IP, we chose Virage Logic specifically because of their IP's quality, reliability and the fact that their components are silicon-proven in over hundreds of high-volume consumer designs," said Yukichi Ono, group leader at Yamaha's Semiconductor Division's LSI Development Department. "The results of the ASAP Ultra-Low-Power memory evaluation provided us with outstanding power savings. In addition, our IP selection criteria included access to superior technical support which Virage Logic has consistently provided us with." "We are very pleased to see Yamaha extend its ASAP Logic technology licensing agreement to incorporate several of our ASAP High-Density and Ultra-Low-Power memories," said Jim Ensell, vice president of marketing and business development at Virage Logic. "We are confident that the IPrima platform components that Yamaha has selected will provide them with the significant power and area savings they need to extend their leadership with their next-generation Mobile Platform product line." About IPrima Platforms Virage Logic's IPrima platforms deliver integrated and technologically optimized semiconductor IP targeted for specific technology nodes, foundry processes and target applications. Each IPrima platform comprises some combination of Area, Speed and Power (ASAP) memories and/or Self-Test and Repair (STAR) memories, and ASAP Logic standard cell libraries and/or Base I/O Libraries. The ASAP and STAR Memory product families offer the broadest portfolio of silicon-proven High-Density (HD), High-Speed (HS) and Ultra-Low-Power (ULP) memories spanning from 180nm to 65nm, and include single and dual-port ASAP SRAMs, single and dual-port STAR (Self-Test and Repair) SRAMs, single and dual-port RF (Register Files) and Read Only Memories (ROMs). The Ultra-Low-Power (ULP) memories are architected to provide low active power and low standby power. Virage Logic uses industry leading techniques such as multi-banking, clock management, periphery shutdown and array biasing to achieve up to a 15 times reduction in standby power and up to a five times reduction in active power. The ASAP Logic Ultra-High-Density (UHD) standard cell library typically provides up to 30 percent smaller area when compared to conventional standard cell libraries. In addition, the UHD IP consumes 20 percent less dynamic power and up to seven times less static power. About Virage Logic Corporation Founded in 1996, Virage Logic Corporation (Nasdaq:VIRL) rapidly established itself as a technology and market leader in providing advanced embedded memory intellectual property (IP) for the design of complex integrated circuits. Now, as the company celebrates its 10th anniversary, it is a global leader in semiconductor IP platforms comprising embedded memories, logic, and I/Os and is pioneering the development of a new class of IP called Silicon Aware IP. Silicon Aware IP tightly integrates Physical IP (memory, logic and I/Os) with the embedded test, diagnostic, and repair capabilities of Infrastructure IP to help ensure manufacturability and optimized yield at the advanced process nodes. Virage Logic's highly differentiated product portfolio provides higher performance, lower power, higher density and optimal yield to foundries, integrated device manufacturers (IDMs) and fabless customers who develop products for the consumer, communications and networking, hand-held and portable, and computer and graphics markets. The company uses its FirstPass-Silicon(TM) Characterization Lab for certain products to help ensure high quality, reliable IP across a wide range of foundries and process technologies. Headquartered in Fremont, California, Virage Logic has R&D, sales and support offices worldwide. For more information, visit www.viragelogic.com.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |