|
||||||||||
Mentor Graphics Launches Veloce Product Family Delivering Industry's Fastest Functional Verification Platform3-5X Productivity Boost for SoC and Embedded Systems Verification DATE Conference - NICE, France, April 16, 2007 – Mentor Graphics Corporation (Nasdaq: MENT), today announced three new next-generation hardware-assisted verification platforms. The Veloce® Solo, Trio and Quattro products are based on a new Emulation-on-Chip architecture enabling megahertz-class verification run-time speeds without compromising debug productivity and modeling accuracy for designs up to 128 million ASIC gates. This new verification family delivers the industry’s fastest “target-less” and in-circuit emulation (ICE) capability that facilitates concurrent hardware-software validation and embedded system verification for key vertical market applications such as multimedia/graphics, computing, networking and wireless designs. "NTT routinely pushes the technology envelope to develop highly complex video processing applications. We evaluated Mentor’s Veloce hardware-assisted solutions and selected it due to its superior technology and excellent support from the Mentor team. We were impressed with Veloce’s fast compile and MHz-class in-circuit performance coupled with the ease of adoption and use," commented Ryota Kasai, Ph.D., deputy executive director, Digital Video Business Group at NTT Electronics. "Last year we deployed Veloce to verify our next-generation video codec chips and to date we have successfully taped out one of those using the Veloce system." The Veloce product family addresses specific verification applications and use modes:
“Mentor has timed this introduction pretty well. RTL simulation is running out of steam so the demand for acceleration and emulation boxes is taking off,” stated Gary Smith, chief analyst of Gary Smith EDA. “They are also following the movement of functional verification into the ES [electronic system] level. The transaction level has become dominant for the verification side of simulation in most of the large designs.” The Veloce platform is Mentor’s fifth-generation hardware-assisted solution, established by innovative technologies from its VStation™ and Celaro™ emulation platforms. Mentor’s Veloce solution represents convergence of a number of leading and proven hardware and software technologies – Emulation-On-Chip, Virtual Wires™ and advanced software technologies such as Testbench Xpress™ based upon the Accellera Standard Co-Emulation Modeling Interface (SCE-MI). “Our choice of Veloce was based on overall superior co-simulation and transaction-based acceleration technologies, small physical footprint, as well as fast turnaround time and ease-of-use resulting in the higher productivity required by the research programs of the CIM-PACA Plateforme de Conception,” said Yves Leduc, Texas Instruments (TI) representative, member of the conseil d'administration of the CIM-PACA Plateforme de Conception. “The Emulation-on-Chip approach used by Mentor delivers these key ingredients. We look forward to deploying the Veloce system to meet our verification challenges.” Powered by an industry-proven 90-nanometer silicon process and Mentor’s patented VirtualWires technology, the new Emulation-on-Chip architecture delivers a three to five times boost in run-time performance compared to previous hardware-assisted solutions from Mentor. This architecture also provides fast compile times of up to 15 million RTL equivalent gates per hour. Unlike other hardware-assisted tools based on commercially available FPGA technology, the Veloce compiler dramatically shortens the model build time. The Veloce platform also enables simulation-like debug visibility on every signal in the design without compromising capacity or run-time speed. The faster turnaround time allows designers to execute numerous and longer tests to finish RTL and system-level validation with a higher degree of first-pass confidence. “Our customers continue to experience increasing pressures for first-pass silicon and software success, requiring extensive chip-level and system-level functional verification within shortened project schedules. In response to these requirements, Mentor has dedicated significant resources over the past several years toward development and deployment of the new Veloce product family,” stated Eric Selosse, vice president and general manager of Mentor’s Emulation Division. “The server-like characteristics of the Veloce Trio, combined with the enterprise class Quattro and personalized Solo, deliver breakthrough price/performance and ease-of-use in a ready-to-deploy package.” The new Veloce family further strengthens Mentor’s leadership in high-performance transaction-based acceleration. It delivers megahertz-class acceleration compliant with Accellera’s third-generation Standard Co-Emulation Modeling Interface (SCE-MI 2.0). It is architected based on the SystemVerilog Direct Programming Interface to deliver up to 1000X performance improvement over the fastest software simulator without compromising interoperability. The new transaction compiler de-couples the software simulator from the high-performance Veloce family to accomplish an optimal mix of bandwidth and communication latency. Product Unveiling at DATE 2007 Pricing and Availability About Mentor Graphics
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |