|
||||||||||
ChipVision breakthrough ESL technology enables interactive creation of RTL code optimized for low-power consumption
Achieves up to 75 percent power savings in critical semiconductor blocks; significantly reduces development costs and design risk
OLDENBURG, Germany and SAN JOSE, Calif. -- May 15, 2007 -- ChipVision Design Systems, the low-power specialist in electronic design automation, today announced breakthrough, patented Electronic System Level (ESL) technology that lets RTL designers work interactively with system-level descriptions to generate power-optimized Register Transfer Level (RTL) code. It creates implementation trade-off options for RTL designers, and immediately and accurately implements their visualized choices. Using this technology at the system level to analyze power can result in pre-RTL energy savings of up to 75 percent, shorten time-to-results by a factor of 60, and create code that is nine times more compact. It reduces development costs by achieving results far faster than other lower-level methods. It also greatly minimizes risk because designers can explore multiple options prior to hardware design – when the impact on power reduction is the greatest – and select the most appropriate path for meeting power budgets. This new technology optimizes for area and performance, as well as for power, and is ideal for companies developing mobile communications, networking, consumer and automotive applications. ChipVision expects to deliver a product based on this technology later this year, and will demonstrate the software at the 44th annual Design Automation Conference, in San Diego, June 4-8, 2007, at booth #6378. Performs synthesis, analysis and estimation Low-power design has been a major design challenge for mobile and wireless applications. Optimizing for power at the architectural level rather than the gate level with ESL solutions gives companies the potential for far greater power savings. By evaluating many more architectural tradeoffs in time for remedial action, companies can anticipate achieving truly optimized power implementation. According to Thomas Blaesi, chief executive officer of ChipVision, “Our customers tell us that power optimization rapidly is becoming a key enabler for them to achieve substantial savings in their design flows. Knowing about power design early on – in addition to timing and area possibilities – eliminates their need to wait until silicon to figure it out. The higher the level of abstraction, the larger their potential for savings and for reducing the risk of failure. I am pleased that ChipVision’s power optimization technology makes the exploration of various architectures far more productive.” About ChipVision Design Systems
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |