|
||||||||||
Xilinx Announces Virtex-5 System Monitor System Management SolutionsBuilt-in features, easy-to-use software, free reference designs and development kits enable users to quickly implement FPGA-based memory interfaces with good design margin SAN JOSE, Calif. -- May 30, 2007 – Xilinx, Inc. (NASDAQ:XLNX), the world’s leading supplier of programmable solutions, today announced immediate availability of its low cost Spartan™-3A FPGA development kit for DDR2 SDRAM interfaces, the Virtex™-5 FPGA development platform (ML-561) for multiple high-performance memory interfaces (I/Fs), and the memory interface generator (MIG) software version 1.7. These complete solutions enable FPGA users to quickly implement and verify custom memory interface designs across various data rates and bus widths thus accelerating time-to- market. The solutions, including device characterization, data capture circuitry, and memory controller, are all fully verified in hardware using memory devices from industry leaders such as Micron Technology. “Micron and Xilinx have a common objective to provide and validate complete memory solutions for a spectrum of applications from lowest cost to highest-performance,” said Jim Cooke, director of applications engineering for Micron’s memory group. “We have been working together for many years to ensure our memory devices work seamlessly with Xilinx FPGAs. Our latest DDR2 SDRAMs with Spartan-3 generation and Virtex-5 FPGAs, provide customers with flexible choices to meet low-cost and high-performance system requirements.” Xilinx memory interface solutions are developed using production-qualified 90nm Spartan-3A and 65nm Virtex-5 FPGAs, supporting up to twice the bus-width of any other FPGA based solution shipping today. Low cost memory interfaces can be built rapidly with the I/O optimized Spartan-3A FPGA family while Virtex-5 FPGAs with built-in 75 ps calibration circuits, flexible I/Os to connect memory on any side of the FPGA, and innovative packaging to minimize crosstalk for reliable operation of wide memory interfaces offer the highest bandwidth. “Memory interfaces and FPGAs have become ubiquitous across all industries from low cost consumer products to high end communication systems. Performance requirements span from 200 Mbps to over 600 Mbps with bus widths wider than 144 bits,” said Jag Bolaria, senior analyst at The Linley Group. ”Xilinx broad FPGA offerings and memory interface solutions enable designers to develop systems with confidence in a much shorter time.” Low Cost Spartan-3A FPGA Development Kit with out-of-the-box guarantee
The Virtex-5 FPGA based development platform (ML561) features multiple high-performance memory interfaces and hardware-verified reference designs with in-depth ChipScope Pro demonstration files to enable implementation and verification of the highest bandwidth memory I/Fs:
The MIG is a free, user-friendly parameterizable software tool to create memory interface designs in unencrypted RTL for Xilinx FPGAs, DDR2/DDR SDRAM, QDR II SRAM, and RLDRAM II interfaces. MIG supports multiple memory architectures, device and package combinations that provide system designers with the flexibility to easily customize their own design. The MIG is integrated in the Xilinx CORE Generator software and provides RTL source and constraints files through a graphical interface for ultimate user flexibility. The designs are generated in a modular format to provide distinct physical layer, user interface and controller blocks providing users with simplified verification capabilities. Pricing and Availability Free download of RTL source reference designs and the Memory Interface Generator (MIG) version 1.7 are immediately available at www.xilinx.com/memory. The Virtex-5 FPGA based ML-561 platform is immediately available for US$5,995 at http://www.xilinx.com/ml561. About the Spartan-3A Family About Xilinx Virtex-5 FPGAs About Xilinx
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |