|
|||
Mentor Graphics and MIPS Technologies Unveil Complete Solution for Pre- to Post-Silicon SoC DevelopmentSAN JOSE, Calif. - Feb. 8, 2000 - Addressing the growing needs of System-on-Chip (SoC) designers, Mentor Graphics Corporation in cooperation with MIPS Technologies, Inc. (NASDAQ: MIPS), today unveiled a complete integrated environment for pre- to post-silicon development. The end-to-end development and debug solution provides SoC designers with a single graphical user interface based on the Mentor Graphics® XRAY® Debugger. The integrated environment rapidly accelerates time-to-market for complex SoC designs incorporating MIPS Technologies' 32-bit processor cores in popular networking, communications, digital consumer and portable applications. Evaluation systems that encompass both cores and development tools are now available for MIPS Technologies' licensees and their customers. With market demands forcing shortened design schedules, new systems must be developed, tested and deployed rapidly, while still maintaining low overall system cost. To ease this time-to-market pressure, developers require the ability to rapidly perform multi-core debug, hardware/software co-verification, and hardware acceleration followed by on-chip and synchronized software debugging in a unified flow. Mentor is the first to provide an integrated pre-to-post silicon environment that addresses the requirements of SoC design. "Mentor Graphics understands the issues faced by our mutual customers involved in System-on-Chip design," said Brian Knowles, vice president of marketing for MIPS Technologies, Inc. "From industry standard co-verification tools to post-silicon debugging, Mentor is the first and only company to offer a comprehensive, integrated environment for the end-to-end development and debug of SoCs. As the popularity of standard core designs based on the MIPS32™ and MIPS64™ architectures continue to increase, this solution will make it easier for MIPS-based™ developers to incorporate our processor cores into their high-performance SoC designs." The Pre-Silicon Stage Once the hardware design is underway, XRAY works in combination with the Mentor Graphics Seamless® Co-Verification Environment™ (CVE) to verify the hardware/software integration all the way to fabrication, reducing or eliminating the possibility that errors will remain undiscovered in the final silicon. This process helps ensure first pass success. The Post-Silicon Stage XRAY OCD™ uses the Raven™ eJTAG interface from Macraigor Systems Inc. to provide non-intrusive hardware-assist debugging of real hardware. Unlike target-resident monitor connections, on-chip debugging (OCD) is the ideal solution for resource-constrained SoC designs since it does not require any target resources, such as memory and dedicated communication channels, for debugging. "Mentor Graphics is driving an important standardization effort for MIPS-based designs in high-growth areas such as telecommunications and consumer electronics," said Michael Kaskowitz, vice president and general manager of the Embedded Software Division of Mentor Graphics. "We have worked closely with MIPS Technologies to define a complete platform using existing best-in-class tools for pre- to post silicon development." Availability About the XRAY Debugger For more information please visit http://www.mentor.com/embedded, or call 800/ 950-5554 or 408/ 487-7000. About Seamless CVE About MIPS Technologies, Inc. Licensees currently include: Alchemy Microprocessor Design Group (Cadence); ATI Technologies Inc.; Broadcom Corporation; Centillium Communications, Inc.; Chartered Semiconductor Manufacturing Ltd.; CommQuest (IBM); ESS Technology, Inc.; Excess Bandwidth Corporation; General Instrument Corporation; Integrated Device Technology, Inc. (IDT); Lara Technology, Inc.; LSI Logic Corporation; Macronix; Metalink Ltd.; NEC Corporation; NKK Corporation; Philips Semiconductors; Quantum Effect Devices, Inc. (QED); Sandcraft, Inc.; SiByte, Inc.; Sony Corporation; Synova; Texas Instruments Incorporated; and Toshiba Corporation. Numerous companies utilize MIPS-based intellectual property. MIPS Technologies, Inc. is based in Mountain View, California, and can be reached at 650-567-5000 or http://www.mips.com. About Mentor Graphics Corporation |
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |