|
||||||||||
HDL Design House announces high performance AHB SPI flash memory controller (HIP 3100)
Belgrade -- April 22, 2009 -- HDL Design House announces HIP 3100, a high performance AHB SPI flash memory controller. HIP 3100 allows flexible, efficient, and high performance implementation of SPI memory flash subsystem on AHB bus. The SPI controller (HIP 3100) offloads AHB master and software from direct control of data transfers to/from flash memory subsystem, generation of SPI memory control signals, and increases overall memory subsystem performances. Up to 4 parallel and independent data transfers to/from memory subsystem can be executed, increasing overall performances by a factor of 4 or more. With a broad set of configuration registers, control fields, interrupt signals and Tx/Rx FIFOs, the communication between software/AHB master is minimized to the lowest possible level, offloading software and AHB master from direct control of flash memory subsystem and data transfer execution. The flash memory subsystem can be organized in up to 4 memory clusters, each having up to 4 flash memory devices. Each memory cluster has a dedicated set of configuration registers and Tx/Rx FIFO pair.
The main features of the HIP 3100 AHB SPI flash memory controller IP core are:
The HIP 3100 IP core is available now. If you are interested in finding out more about the HIP 3100 IP core, please visit www.hdl-dh.com or download the datasheet from the following link: http://www.hdl-dh.com/ipproducts.html
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |