|
|||
MPEG-2 decoder cores facilitate interactive multi-channel streamingAmphion extends multimedia IP cores range for MPEG-2 Video Decode with MP@ML and 4:2:2P@ML products for dual/quad-channel multi-stream and demultiplex in SoC/ASIC Belfast, N. Ireland & San Jose, California (Feb 7, 2002) – Amphion Semiconductor Ltd., the leading provider of semiconductor intellectual-property for multimedia, data security, wireless and broadband communications, today announces the availability of MPEG-2 transport stream demultiplexing and multi-stream decoders for next-generation digital video ASIC and SoC integrated circuits. The new CS6804 Multi-source MPEG-2 Demux can simultaneously handle 4 transport stream inputs from independent sources, with up to 4 video and 4 audio packetised elementary streams (PES) per input source. The new CS6652 and CS6654 MPEG-2 Video Decoders perform simultaneous decoding of up to 2 or 4 video elementary streams (ISO/IEC 13818-2 compliant), supporting both MP@ML and 4:2:2P@ML. The decoders can be configured to handle a single elementary stream at 4:2:2P@HL, and optional ‘lite' versions are available that decode and store only essential parameters from the MPEG-2 video stream. This remarkable architectural flexibility enables designers to create a broad range of high-speed video applications for emerging high growth markets. "Core-based system-level integration is vital if video chip designers want to create cost-effective systems that combine all the hot interactive multimedia features wooing consumers. Four streams of 4:2:2@ML definition video in a small area, low power core is hard to beat," observed Stephen Farson, Amphion's VP Engineering. "The decoders have a fully integrated memory system that doesn't require host processor intervention to run. Digital video designers can drop them into a chip design with little, if any, modification and have a fully functioning multistream MPEG2 video decoder." Delivering MPEG-4 over MPEG-2 High Performance for Digital Video applications * Multi-feature digital set-top boxes offering, for example, ‘record chatshow while watching news, weather, soap channel in other rooms' In TSMC 130nm ASIC technology the CS6554 requires 106K logic gates, and 900 milliwatts (worst case) when clocked at 133MHz. A comparable DSP-based solution would require four DSPs running at 600 MHz and consuming in excess of 200 watts. "An increasing number of designers are beginning to realize that highly parallel architectures in fixed-function cores are the most efficient approach for handling compute-intensive, repetitive tasks such as video decoding," explained John McCanny, Amphion CTO. "Off-loading video from the DSP or general purpose processor lets the designer build a more exciting application while spending fewer resources." Product Availability About Amphion Notes to Editors Press Contacts Ron Sailors, Amphion |
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |