|
||||||||||
Avago Technologies Debuts 28-nm ASIC Embedded SerDes with Industry-Leading 30-Gbps PerformanceIntegration Expertise and Performance Enabling Data Center Bandwidth Expansion; Market Leader Surpasses 150 Million SerDes Channels Shipped SAN JOSE, Calif., and SINGAPORE, January 31, 2011 -- Avago Technologies (Nasdaq: AVGO), a leading supplier of analog interface components for communications, industrial and consumer applications, today announced that it has demonstrated 30-Gbps performance with its new Serializer/Deserializer (SerDes) core in 28-nm process technology. The company also announced it has shipped over 150 million embedded SerDes channels integrated in Application-Specific Integrated Circuits (ASICs) used for data communication in networking, computing and storage applications. The milestones reflect the growing demand for increased bandwidth for servers, routers and other data center equipment. Avago will demonstrate 30-Gbps speeds with its 28-nm SerDes in the LeCroy booth (#307) at the DesignCon 2011 exhibition in the Santa Clara Convention Center in Santa Clara, California from February 1-2. “Cloud computing, virtualization and the proliferation of large video files have data center equipment manufacturers keenly focused on expanding bandwidth,” said Sergis Mushell, principal research analyst at Gartner. “For semiconductor companies, integration and manufacturing prowess are keys to keeping pace with data rate requirements in this space.” “Avago customers have been well pleased by our ability to deliver first-time-right ASIC silicon, which played a big part in surpassing 150 million SerDes cores shipped,” said Frank Ostojic, vice president and general manager of the ASIC Products Division at Avago. “We have repeatedly set new industry standards for performance benchmarks with our SerDes cores to help data center equipment OEMs keep up with bandwidth demands.” In November 2010, Avago announced it was first to demonstrate 28-Gbps SerDes performance in 40-nm Complementary Metal–Oxide–Semiconductor (CMOS) process technology. Avago will also exhibit its 40-nm SerDes in the Tyco Electronics booth (#515) and the Amphenol booth (#101) at DesignCon 2011. Avago Intellectual Property (IP) SerDes cores can be easily integrated due to their modular, multirate architecture. Avago is able to integrate up to 400 SerDes channels or over 190 million gates on a single ASIC, with transistor counts in excess of 4 billion. The Avago SerDes cores feature a unique decision feedback equalization (DFE) architecture, resulting in a number of key performance differentiators such as low overall power, best-in-class data latency, and best-in-class jitter and crosstalk tolerance. Avago has an established history of delivering reliable, high-performance ASICs. Three decades of design experience, state-of-the art hierarchical design methodology, and an IP portfolio covering multiple standards, form the company’s foundation for supplying complex ASICs to the wired communications market. The broad Avago SerDes portfolio supports a wide range of standards such as PCI Express, Fibre Channel, XAUI, CEI-11G, 10GBASE-KR and SFI, providing the flexibility to address optical, copper and backplane applications. About Avago Technologies Avago Technologies is a leading supplier of analog interface components for communications, industrial and consumer applications. By leveraging its core competencies in III-V compound and silicon semiconductor design and processing, the company provides an extensive range of analog, mixed signal and optoelectronics components and subsystems to approximately 40,000 end customers. Backed by strong customer service support, the company's products serve four diverse end markets: wireless communications, wired infrastructure, industrial and automotive electronics, and consumer and computing peripherals. Avago has a global employee presence and heritage of technical innovation dating back nearly 50 years to its Hewlett-Packard roots. Information about Avago is available on the Web at www.avagotech.com.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |