|
||||||||||
Cadence Digital PHY Design IP Adopted By Brite SemiconductorCompanies Collaborate to Deliver Ultra Low-Power, High-Performance DDR Memory Solution Ideal for Mobile Devices SAN JOSE, Calif., 02 Jul 2012 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that its collaboration with Brite Semiconductor has enabled the integration of the Cadence® DDR Soft DLL PHY intellectual property (IP) into the design ecosystem for manufactured devices from Semiconductor Manufacturing International Corporation (SMIC). Specifically, Brite and Cadence plan to integrate the DDR PHY IP with I/Os for implementation on SMIC 130nm, 65nm, 55nm, and 40nm process technologies. Brite Semiconductor plans to tapeout a test-chip platform, with the memory subsystem IP, providing valuable insight into this ultra low-power, high-performance solution which is ideal for mobile devices such as smartphones, tablets, and other consumer electronic products. “The collaboration between Cadence and Brite places market-leading memory IP in the SMIC ecosystem providing SoC designers with easy access to this low-power, high-performance, technology,” said Martin Lund, senior vice president of Research and Development, SoC Realization Group at Cadence. “We look forward to a close and on-going relationship with Brite to continue developing leading-edge memory solutions driving higher levels of performance and functionality in today’s mobile devices.” “We are pleased to extend our partnership with Cadence to deliver the superior wide range DDR PHY solution of our ASIC products,” said Dr. Charlie Zhi, Chief Executive Officer at Brite Semiconductor. “To successfully deliver customized SoCs, we must have an area efficient, configuration flexible, and multi-standard support including DDR2, DDR3, LPDDR1, LPDDR2, memory PHY solution in current and advanced SMIC process technology nodes. This partnership is affording Brite the opportunity to seamlessly integrate DDR PHY, and corresponding features, into ASIC products and providing our customers a significantly competitive advantage. Furthermore, this collaboration would create the opportunity for rapid time to market execution, and reduce the entry barrier for designing in advanced process nodes.” Cadence has over 400 design wins for its DDR controllers and PHYs. All memory IP from Cadence is programmable to interface with multiple memory technologies. Low-power modes, small area, and high performance are possible through full digital DLL implementation. A built in loopback feature provides at-speed testability for full-silicon characterization without the need for expensive ATE. Cadence DDR controllers, and DDR PHYs support the new DFI 3.1 specification for seamless connectivity to DDR controllers. About Cadence Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |