|
|||
ATMOS Corporation Launches 400Gb/s High-Density Embedded Memory Core San Jose, California (Network Processors Conference) - 10/24/2001 - Companies developing system-on-a-chip (SoC) products for high-performance applications can now create a new generation of network processors and switch fabrics with very high throughput and minimal soft error rate (SER). The newly launched ATMOS SoC-RAM? merged logic (ML) family of embedded memory macrocells enables embedded memories up to 128Mbits with bus width as large as 1024 bits, throughput up to 400Gb/s and minimal soft error susceptibility. The new product family builds on a partnership with NEC Electronics Inc., announced earlier this year. It takes advantage of NEC's stacked metal-insulator-metal (MIM) capacitor cell that provides better than 400MHz random access cycle speed and very low SER well under 1,000FITs per macrocell, regardless of the size. SER has become an increasing challenge for designers of high-performance chips, as embedded SRAM grows increasingly susceptible to soft error upset. Megabit instances of embedded SRAM at 0.13µm exhibit SER of 1,000FITs per Mbit, requiring the use of extra circuitry for error correction code (ECC). "The SoC-RAM ML family is targeted at a host of high-bandwidth applications such as high-capacity switch fabrics, packet processors for terabit switches and optical networking equipment,? summarized Mel Roberts, Senior Director Product Line Management at ATMOS. ?SoC-RAM ML is ideal in products like this where high performance, speed, low latency, wide data bus and low power are required." "Our relationship with ATMOS, combined with their expertise in embedded memory design, brings customers all the benefits of NEC's 0.15µm merged logic embedded DRAM,"said Hideya Horikawa, Senior Design Engineering Manager at the US Technology Center of NEC in Santa Clara. "We are confident that, with the ATMOS product and team, we will help our customers develop the highest speed, most innovative networking products possible." A 64Mbit SoC-RAM ML instance will occupy just 66mm2 and typically use 500mW, ensuring fabless semiconductor and network infrastructure vendors benefit from a highly competitive product in sync with the channel densities and constrained power dissipation required in next-generation networking equipment. In addition, the 0.15µm implementation cuts memory area by a factor of 10 compared with traditional embedded six-transistor SRAM. Using the ATMOS SoC-RAM ML compilers, designers can rapidly configure memory with bit-level granularity, minimizing overall die size where multiple instances are used, and optimizing for speed, area and power in just minutes. The SoC-RAM ML family of products is the latest addition to the company's high-density embedded memory product line. Other products include SoC-RAM SL, silicon-proven macrocells available in 0.18µm and 0.13µm standard logic process. Availability Interested customers can begin new designs with SoC-RAM ML today, using the SoC-RAM ML 8Mbit block or multiples thereof. The compiler front end will be available in early Q1 2002. The full SoC-RAM ML compiler with all design views is planned for Q2 2002. For details and pricing information, customers can contact ATMOS directly at +1.866.EMB.DRAM, sales@atmoscorp.com, or www.atmoscorp.com. Contact Information ATMOS Corporation Industry Press |
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |