|
||||||||||
Atrenta's SpyGlass SoC Addresses Logic Integration Issues that Plague IC Design EffortsHelps Designers Create Logical Virtual Prototype SAN JOSE, Calif. - May 20, 2002 - Atrenta(TM) Inc., the Predictive Analysis(TM) company, today announced SpyGlassä SoC, the first design tool that addresses the logical issues designers encounter when integrating multiple IP (intellectual property) blocks from different vendors and design teams into one complex SoC (system-on-chip) design. By using SpyGlass SoC to create a logical virtual prototype, designers can predict and eliminate problems that normally only show up much later in the design process. With SpyGlass SoC, design teams can cut their overall SoC design times by 20 to 30 percent, according to company estimates. "Integrating multiple blocks into a single SoC design has become a huge productivity issue," stated Darren Wedgwood, EDA Development & Synthesis Methodology Manager, Motorola Semiconductor. "With SpyGlass SoC, we can identify synthesis, DFT and Motorola Semiconductor Re-Use Standards compliance issues up front, when each block is created. SpyGlass saves us significant time and expensive EDA tool license usage on our SoC projects by eliminating the need for extensive iterations to solve these issues later in the design cycle." To manage the complexity, SoC designs are divided among multiple design teams and important blocks of the design are often re-used or purchased from third parties. Integrating all of these blocks has become a major issue. What if different blocks have different clocking schemes? What if parts of the design don't include test mode bypass for ATPG? What if most of the blocks use a positive edge reset, but some reset on the negative edge? What if parts of the design violate best practice rules for down-stream design tools? These issues and much more, arise from the logical design, not the physical design. A lot of attention has been paid to solving the physical aspects of SoC integration and there are many tools available for creating a silicon virtual prototype. However, the silicon virtual prototype isn't concerned with the logical architecture of the chip. So, with a physical virtual prototype, a chip with any number of logical errors can make it through the physical design process. "Creating a logical virtual prototype is even more important than creating a silicon virtual prototype," stated Atrenta's President and CEO, Dr. Ajoy Bose. "A design may place-and-route beautifully but contain logical errors that render it useless. Even one such error may cause extensive design iterations and silicon respin. With SpyGlass SoC, the designers and system integrators can get it right the first time and eliminate the most vexing integration problems." Jonathan Yee, President & CEO, JTA Research, added, "SpyGlass SoC works like a polarizer. It takes our design and integration requirements and aligns all the RTL blocks for quick integration. It creates a level of consistency and reusability in our IP sourcing chain as well as the design practices and ensures that the all the blocks and the IP fit the SoC integration standards that the design flow requires." Discovering the Hard Logical Problems Critical verification and testability issues are quickly identified by SpyGlass SoC. SpyGlass SoC detects problematic race conditions and combinational loops at the full-chip level prior to synthesis and simulation. SpyGlass ensures that test mode controls, built into lower level blocks, are compatible and that test clock domains are synchronized. This is extremely important because these problems usually cannot be discovered until the RTL is synthesized and flattened to remove the hierarchy. Even then, these errors often are not caught until test verification, months into the design process, requiring weeks of rework just to get back to a clean gate-level design, let alone fixing the original RTL. Easy Debugging and Problem Isolation Pricing and Availability About Atrenta
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |