|
|||||||||
ARM, Synopsys And TSMC Address Industry Need For Proven SoC MethodologiesCollaboration Provides Fast Track SoC Integration Methodology for ARM Core-Based Designs CAMBRIDGE, UK, MOUNTAIN VIEW, CALIF, and HSIN-CHU, TAIWAN – May 28, 2002 - ARM [(LSE:ARM); (Nasdaq:ARMHY)], Synopsys, Inc. (Nasdaq:SNPS), and Taiwan Semiconductor Manufacturing Company, Ltd. [(TSMC) (TAIEX: 2330, NYSE: TSM)], have collaborated in generating a proven, fast track system-on-chip (SoC) integration methodology for use by ARM Partners who use TSMC as a foundry. The companies have linked the TSMC Reference Flow and the ARM-Synopsys Reference Methodology to create an easy-to-use SoC Integration Methodology Guide that reduces risk and accelerates time-to-volume. This collaboration is the first milestone in a series of initiatives between the three companies intended to provide their mutual customers with access to the latest silicon processes and advanced methodologies. With the SoC Integration Methodology Guide, both customer-owned tooling (COT) and integrated device manufacturer (IDM) designers can take advantage of the combined benefits of the TSMC Reference Flow and the ARM-Synopsys Reference Methodology. The TSMC Reference Flow provides developers with a silicon-proven methodology that dramatically reduces time-to-volume by enabling direct manufacturability to TSMC's industry-leading process technologies. The ARM-Synopsys Reference Methodology enables SoC developers to access ARM® microprocessor cores quickly and efficiently. "ARM, Synopsys, and TSMC each play a key role in the execution of Oak's SoC strategy," said Barry Cornell, vice president of operations and quality for Oak Technology, Inc. "The enhanced productivity benefits achieved with a unified SoC integration methodology exemplifies their alignment to accelerate the underlying processes we use, so that Oak can focus on device innovation and performance optimization for our target markets." "Design teams can expect to create SoC designs ready for manufacturing faster and more confidently by using the flow recommendations developed in this collaboration," said Dr. Ping Yang, vice president of research and development for TSMC. "We intend to expand this collaboration over time to further address designers' needs to get to market and to volume quickly with chips built around state-of-the-art ARM cores." "End designers can now benefit from the integration of two robust methodologies that leverage Synopsys' advanced EDA technology for a low-risk proven path to silicon," said Rich Goldman, vice president of strategic market development at Synopsys, Inc. "Using the methodologies together, end designers can more efficiently integrate ARM microprocessor cores into their SoC designs for manufacture by TSMC to bring innovative products to market more quickly and reliably." "It's important to enable developers who choose to use external fabrication facilities to work directly with ARM semiconductor foundry partners like TSMC," said Peter Hicks, general manager, Strategic Programs, ARM. "This initiative, which builds on the existing relationships between ARM, Synopsys and TSMC, plays an important facilitating role by providing them with a proven methodology route to silicon." Availability About ARM About Synopsys About TSMC ENDS
Synopsys, DesignWare, Formality, TetraMAX and PrimeTime are registered trademarks of Synopsys, Inc. Design Compiler, DC Ultra, Power Compiler and VCS are trademarks of Synopsys, Inc. All other trademarks or registered trademarks mentioned in this release are the intellectual property of their respective owners.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |