|
||||||||||
Bay Microsystems Uses Xtensa Processor Architecture To Reach New Heights in 10G Integration and Packet Processing PerformanceUpdate: Cadence Completes Acquisition of Tensilica (Apr 24, 2013) Tensilica's Xtensa® Core Enables Industry's First Single-Chip 0C192/10G Network Processor/Traffic Manager July 29, 2002, Santa Clara, CA.  - Tensilica®, Inc., the configurable and extensible microprocessor pioneer, today announced that Bay Microsystems has used its Xtensa architecture to develop the Montego™ Internetworking Processor, a programmable network processor (NPU) that integrates packet processing and traffic management (TM) at OC192c/10G for the first time on a single chip. "With its ease of configuration and flexible development tool suite, Tensilica's Xtensa core is the ideal complement to our own programmable pipelined processing elements," said Chuck Gershman, founder and senior vice president of Bay Microsystems, Inc. "We optimized Xtensa's configurable RISC based instruction set for use within Montego's exception/control plane in order to provide our OEM customers with a simple to use, high performance processor." "Embedded designers need a flexible processor development environment that enables them to break through the limitations of traditional approaches, while significantly reducing time-to-market," said Bernie Rosenthal, senior vice president of marketing at Tensilica. "With Xtensa, companies like Bay Microsystems finally have the tools they need to deliver truly innovative embedded processors that power the next generation of SOCs." Bay Microsystems' Montego NPU/TM addresses a broad range of carrier-class applications such as access concentrators; voice, wireless and xDSL gateways; multi-service switches and routers; cable head ends and intelligent optical transport equipment. The company employs a deterministic, superscalar architecture that achieves sustainable packet processing of 31.25 million packets per second regardless of traffic patterns or network services, while supporting data throughput of 16 Gbps. Determinism enables the devices to achieve sustained line rate performance at minimum packet size. Xtensa is Tensilica's proven configurable and extensible microprocessor architecture that provides a powerful, integrated hardware and software development environment with thousands of configuration options and an unlimited range of customer-specific extensions. The environment enables designers to carefully tune the processor for specific functionality. With an easy-to-use graphical interface, designers can take advantage of Tensilica's processor generator to create customized MPU solutions with specialized functions and instructions. Because these instructions are recognized as "native" by a complete set of software development tools, developers can simultaneously tune both application software and processor hardware to meet specific speed, power and feature goals.
About Bay Microsystems About Tensilica, Inc. ### ### ### Editors' Notes:
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |