|
||||||||||
TransEDA introduces first Verification IP for newly released PCI-X 2.0 specificationPCI-X 2.0 Verification Suite Works with Industry's Leading HDL Simulators To Speed Verification of High-Performance Interface Standard
LOS GATOS, Calif. (U.S.A.) -- August 19, 2002 -- TransEDA PLC, the leader in integrated verification solutions for electronic designs, today announced its new PCI-X 2.0 Verification Suite, the first commercial verification intellectual property (IP) for designs incorporating the newly released PCI-X 2.0 specification. The Suite, part of TransEDA's Foundation Models system-level verification IP library, includes a comprehensive bus functional model (BFM), monitor, test suite, and property library to speed verification of designs incorporating the PCI-X 2.0 interface standard.
"We saw tremendous demand and an opportunity to be at the forefront of verification for what looks to be an important interface standard that can cut across application domains for years to come," said Tom Borgstrom, vice president of marketing at TransEDA.
David Dorrough, technical marketing manager at ServerWorks said, "Based on our previous success and experience using several of TransEDA's Foundation Models, we were eager to use their PCI-X 2.0 models too. PCI-X 2.0 is an important part of our future product plans. PCI-X 2.0 offers enough bandwidth to support all foreseeable applications, plus it is backward compatible with the sockets that are already out there."
The Importance of Comprehensive Verification IP According to Borgstrom, "Many people buy third-party cores for interfaces like PCI-X and only get the register-transfer level (RTL) and testbenches for those cores. That alone is not enough to completely verify their interface. How their design drives that core and reacts with realistic system traffic is really the deciding factor in a successful implementation. Our Foundation Models library provides the verification-specific interface and processor-side models that enable users to quickly build a system-level environment to verify their designs."
How the PCI-X Verification Suite Speeds Verification TransEDA's PCI-X Verification Suite includes full support for PCI, PCI-X 1.0, and PCI-X 2.0. It provides an integrated and consistent way for engineers to verify the PCI/PCI-X interface of their designs under realistic and concurrent traffic conditions without having to spend months creating and debugging their own models. The main components of the Suite are:
Compatibility and Integration TransEDA Foundation Models are compatible with leading hardware description language (HDL) simulators. They include a transaction-level API for easy integration with existing verification environments or TransEDA's VN-Control application-specific test automation software, providing a complete system level verification environment. VN-Control provides automatic test generation from a high level template and automatic results checking for target applications. It can easily generate tests to verify that PCI-to-PCI-X bridges follow specific required producer-consumer ordering rules.
About TransEDA Foundation Models TransEDA's Foundation Models library offers robust, field-proven processor bus functional models, standard bus agents and monitors, and functional coverage models for use in existing HDL verification environments or with TransEDA's other products. In addition to PCI-X 2.0, the library supports a number of other protocols, including PCI, PCI-X, HyperTransport, AMBA, and a number of processor families such as the Intel® Pentium� and Intel® Itanium� processor families and the Vr5464 MIPS processor from NEC.
Pricing and Availability The PCI-X 2.0 Verification Suite will be available in August 2002 and has a starting price of $30,000 (U.S.) for a one-year subscription license for the bus functional model and related simulation/testbench components; and $15,000 (U.S.) for a one-year subscription license for the property library. For more information on the PCI-X 2.0 Verification Suite and TransEDA's other products, visit www.transeda.com.
About TransEDA TransEDA PLC (symbol TRA on the London Stock Exchange) develops and markets integrated design verification solutions for electronic field-programmable gate array (FPGA), application-specific integrated circuit (ASIC), and system-on-chip (SoC) designs. The company's verification IP library includes models and properties for advanced microprocessors and standard bus interfaces.
TransEDA's design verification software performs dynamic property checking, code and finite state machine (FSM) coverage analysis, configurable HDL checking, application-specific test automation, and test suite analysis. TransEDA's tier-one customers include 18 of the world's top 20 semiconductor vendors.
For more information, visit www.transeda.com <http://www.transeda.com/> or contact TransEDA at 983 University Avenue, Building C, Los Gatos, Calif. 95032 U.S.A., telephone (408) 335-1300, fax (408) 335-1319, e-mail info@transeda.com.
Note: TransEDA and Verification Navigator are registered trademarks and Foundation Models, VN-Property DX, VN-Check, VN-Control, VN-Cover, VN-Cover Emulator, and VN-Optimize are trademarks of TransEDA. All other trademarks are property of their respective holders.
Features of TransEDA's Bus Functional Model for PCI-X 2.0
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |