|
||||||||||
Xilinx and PMC-Sierra Announce Availability of Interoperable SPI-4.2/POS-PHY Level 4 Solution with Dynamic AlignmentXilinx's Single Chip Link Layer SPI-4.2 Interface to be Demonstrated at Communications Design Conference Communications Design Conference, San Jose, CA, September 24, 2002 - PMC-Sierra (NASDAQ: PMCS) and Xilinx, Inc. (NASDAQ: XLNX) today announced the successful completion of hardware interoperability testing between the Xilinx® Virtex-II series FPGA-based SPI-4.2/POS-PHY Level 4 (PL4) core with dynamic alignment and PMC-Sierra's XENON™ family of OC-192 and 10 Gigabit Ethernet physical layer devices. The most recent set of interoperability tests with Xilinx's SPI4.2/PL4 (V5.0) core represent the first commercially available bi-directional dynamic alignment SPI-4.2/PL4 solution. SPI4.2/PL4 interfaces with dynamic alignment can automatically detect and compensate for trace-length differential which significantly simplifies the PC board layout and provides system designers with a robust system interface that will reduce their overall design cycle and cost. "PMC-Sierra and Xilinx have worked closely for nearly two years now to ensure hardware interoperability between components at 10 Gbit/s rates," said Steve Perna, vice president and general manager of PMC-Sierra's Service Provider Division. "PMC-Sierra's XENON devices have been demonstrating dynamic alignment functionality since our initial delivery in 2001. We are now very pleased to be able to offer, along with Xilinx, the industry's first proven dynamic alignment solution." "Thanks to our close relationship with our semiconductor alliance partner PMC Sierra, we are able to demonstrate and deliver the industry's first commercially available SPI-4.2 solution with bi-directional dynamic alignment," said Jerry Banks, director of Xilinx Global Alliances. "Hardware interoperability with PMC Sierra's leading physical layer solution, along with single chip dynamic alignment, makes designing with SPI-4.2/PL4 interfaces significantly easier, resulting in reduced PC board layout complexity". Dynamic alignment compensates for variations in data path trace-lengths, reducing PC board layout complexity especially in modular systems when multiple line-cards might interface to the same mother card. PMC-Sierra and Xilinx originally proved interoperability with Xilinx's SPI-4.2/PL4 core in December 2001 (see December 17, 2001 press release). PMC-Sierra's XENON devices with dynamic alignment SPI4.2/PL4 technology have been shipping in volume since August 2001. Xilinx's single-chip link-layer dynamic alignment SPI-4.2/PL4 interface will be demonstrated at the Communications Design Conference, September 23-26 at the San Jose Convention Center, booth #818. About SPI-4.2 /POS-PHY Level 4 License Price and Availability About Xilinx About PMC-Sierra ### (C) Copyright PMC-Sierra, Inc. 2002. All rights reserved. SATURN®and S/UNI® are registered trademarks of PMC-Sierra, Inc. PMC-Sierra™ and XENON™ are trademarks of PMC-Sierra, Inc. All other trademarks are the property of the respective owners.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |